-
81.
公开(公告)号:US20220149064A1
公开(公告)日:2022-05-12
申请号:US17648708
申请日:2022-01-24
Applicant: Micron Technology, Inc.
Inventor: Shuangqiang Luo , Indra V. Chary
IPC: H01L27/11556 , H01L21/768 , H01L23/532 , H01L27/11582
Abstract: A microelectronic device comprising a stack structure comprising a non-staircase region, a staircase region, and an array region. Each of the non-staircase region, the staircase region, and the array region comprises tiers of alternating conductive materials and dielectric materials. One or more pillars are in the non-staircase region and in the array region, and one or more supports are in the staircase region. A conductive material is in each of the non-staircase region, the staircase region, and the array region and extends vertically into a source adjacent to the tiers. The source comprises corrosion containment features in each of the non-staircase region, the staircase region, and the array region, adjacent to the conductive material in the source. Additional microelectronic devices, electronic systems, and methods are also disclosed.
-
公开(公告)号:US11329062B2
公开(公告)日:2022-05-10
申请号:US16230382
申请日:2018-12-21
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Erik Byers , Merri L. Carlson , Indra V. Chary , Damir Fazil , John D. Hopkins , Nancy M. Lomeli , Eldon Nelson , Joel D. Peterson , Dimitrios Pavlopoulos , Paolo Tessariol , Lifang Xu
IPC: H01L21/768 , H01L27/11582 , H01L27/1157 , H01L29/792 , H01L29/66
Abstract: A method used in forming a memory array comprises forming a stack comprising vertically-alternating insulative tiers and wordline tiers. The stack comprises an insulator tier above the wordline tiers. The insulator tier comprises first insulator material comprising silicon, nitrogen, and one or more of carbon, oxygen, boron, and phosphorus. The first insulator material is patterned to form first horizontally-elongated trenches in the insulator tier. Second insulator material is formed in the first trenches along sidewalls of the first insulator material. The second insulator material is of different composition from that of the first insulator material and narrows the first trenches. After forming the second insulator material, second horizontally-elongated trenches are formed through the insulative tiers and the wordline tiers. The second trenches are horizontally along the narrowed first trenches laterally between and below the second insulator material. Elevationally-extending strings of memory cells are formed in the stack. Structure independent of method is disclosed.
-
83.
公开(公告)号:US20220109001A1
公开(公告)日:2022-04-07
申请号:US17062373
申请日:2020-10-02
Applicant: Micron Technology, Inc.
Inventor: Shuangqiang Luo , Indra V. Chary , Justin B. Dorhout
IPC: H01L27/11582 , H01L23/532 , H01L23/535 , H01L23/00 , H01L27/11556 , H01L21/768
Abstract: A microelectronic device may include a stack structure comprising a vertically alternating sequence of insulative structures and conductive structures, the stack structure divided into block portions. The microelectronic device may additionally include slit structures horizontally interposed between the block portions of the stack structure. Each of the slit structures may include a dielectric liner covering side surfaces of the stack structure and an upper surface of an additional structure underlying the stack structure, and a plug structure comprising at least one metal surrounded by the dielectric liner.
-
公开(公告)号:US20220077178A1
公开(公告)日:2022-03-10
申请号:US17016039
申请日:2020-09-09
Applicant: Micron Technology, Inc.
Inventor: Kaiming Luo , Sarfraz Qureshi , Md Zakir Ullah , Jessica Low Jing Wen , Harsh Narendrakumar Jain , Kok Siak Tang , Indra V. Chary , Matthew J. King
IPC: H01L27/11582 , H01L27/11556
Abstract: Microelectronic devices include a stack structure with a vertically alternating sequence of insulative structures and conductive structures arranged in tiers. A series of slit structures extends through the stack structure and devices the stack structure into a series of blocks. In a progressed portion of the series of blocks, each block comprises an array of pillars extending the through the stack structure of the block. Also, each block—in the progressed portion—has a different block width than a block width of a neighboring block of the progressed portion of the series of blocks. At least one pillar, of the pillars of the array of pillars in the progressed portion, exhibits bending. Related methods and electronic systems are also disclosed.
-
85.
公开(公告)号:US11257834B2
公开(公告)日:2022-02-22
申请号:US16743342
申请日:2020-01-15
Applicant: Micron Technology, Inc.
Inventor: Shuangqiang Luo , Indra V. Chary
IPC: H01L27/11582 , H01L27/11556 , H01L21/768 , H01L23/532
Abstract: A microelectronic device comprising a stack structure comprising a non-staircase region, a staircase region, and an array region. Each of the non-staircase region, the staircase region, and the array region comprises tiers of alternating conductive materials and dielectric materials. One or more pillars are in the non-staircase region and in the array region, and one or more supports are in the staircase region. A conductive material is in each of the non-staircase region, the staircase region, and the array region and extends vertically into a source adjacent to the tiers. The source comprises corrosion containment features in each of the non-staircase region, the staircase region, and the array region, adjacent to the conductive material in the source. Additional microelectronic devices, electronic systems, and methods are also disclosed.
-
86.
公开(公告)号:US11195848B2
公开(公告)日:2021-12-07
申请号:US16550250
申请日:2019-08-25
Applicant: Micron Technology, Inc.
Inventor: Jordan D. Greenlee , Daniel Billingsley , Indra V. Chary , Rita J. Klein
IPC: H01L27/11582 , H01L27/11556 , H01L27/11519 , H01L27/11565 , H01L29/66 , H01L21/02 , H01L21/311
Abstract: A memory array comprising strings of memory cells comprises laterally-spaced memory blocks individually comprising a vertical stack comprising alternating insulative tiers and conductive tiers. Operative channel-material strings of memory cells extend through the insulative tiers and the conductive tiers. Upper masses comprise first material laterally-between and longitudinally-spaced-along immediately-laterally-adjacent of the memory blocks and second material laterally-between and longitudinally-spaced-along the immediately-laterally-adjacent memory blocks longitudinally-between and under the upper masses. The second material is of different composition from that of the first material. The second material comprises insulative material. Other embodiments, including method, are disclosed.
-
87.
公开(公告)号:US20210343624A1
公开(公告)日:2021-11-04
申请号:US17367990
申请日:2021-07-06
Applicant: Micron Technology, Inc.
Inventor: Indra V. Chary , Chet E. Carter , Anilkumar Chandolu , Justin B. Dorhout , Jun Fang , Matthew J. King , Brett D. Lowe , Matthew Park , Justin D. Shepherdson
IPC: H01L23/48 , H01L21/033 , H01L27/11565 , H01L21/768 , H01L21/28 , H01L21/311 , H01L27/11582 , H01L27/11556 , H01L27/11519
Abstract: A method used in forming a memory array and conductive through-array-vias (TAVs) comprises forming a stack comprising vertically-alternating insulative tiers and wordline tiers. A mask is formed comprising horizontally-elongated trench openings and operative TAV openings above the stack. Etching is conducted of unmasked portions of the stack through the trench and operative TAV openings in the mask to form horizontally-elongated trench openings in the stack and to form operative TAV openings in the stack. Conductive material is formed in the operative TAV openings in the stack to form individual operative TAVs in individual of the operative TAV openings in the stack. A wordline-intervening structure is formed in individual of the trench openings in the stack.
-
88.
公开(公告)号:US20210217762A1
公开(公告)日:2021-07-15
申请号:US16743342
申请日:2020-01-15
Applicant: Micron Technology, Inc.
Inventor: Shuangqiang Luo , Indra V. Chary
IPC: H01L27/11556 , H01L27/11582 , H01L23/532 , H01L21/768
Abstract: A microelectronic device comprising a stack structure comprising a non-staircase region, a staircase region, and an array region. Each of the non-staircase region, the staircase region, and the array region comprises tiers of alternating conductive materials and dielectric materials. One or more pillars are in the non-staircase region and in the array region, and one or more supports are in the staircase region. A conductive material is in each of the non-staircase region, the staircase region, and the array region and extends vertically into a source adjacent to the tiers. The source comprises corrosion containment features in each of the non-staircase region, the staircase region, and the array region, adjacent to the conductive material in the source. Additional microelectronic devices, electronic systems, and methods are also disclosed.
-
公开(公告)号:US20190229127A1
公开(公告)日:2019-07-25
申请号:US16372563
申请日:2019-04-02
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Kunal R. Parekh , Matthew Park , Joseph Neil Greeley , Chet E. Carter , Martin C. Roberts , Indra V. Chary , Vinayak Shamanna , Ryan Meyer , Paolo Tessariol
IPC: H01L27/11556 , H01L27/11573 , H01L27/11519 , H01L27/11565 , H01L27/11582
CPC classification number: H01L27/11556 , H01L27/11519 , H01L27/11565 , H01L27/11573 , H01L27/11582
Abstract: An array of elevationally-extending strings of memory cells, where the memory cells individually comprise a programmable charge storage transistor, comprises a substrate comprising a first region containing memory cells and a second region not containing memory cells laterally of the first region. The first region comprises vertically-alternating tiers of insulative material and control gate material. The second region comprises vertically-alternating tiers of different composition insulating materials laterally of the first region. A channel pillar comprising semiconductive channel material extends elevationally through multiple of the vertically-alternating tiers within the first region. Tunnel insulator, programmable charge storage material, and control gate blocking insulator are between the channel pillar and the control gate material of individual of the tiers of the control gate material within the first region. Conductive vias extend elevationally through the vertically-alternating tiers in the second region. An elevationally-extending wall is laterally between the first and second regions. The wall comprises the programmable charge storage material and the semiconductive channel material. Other embodiments and aspects, including method, are disclosed.
-
公开(公告)号:US20250107204A1
公开(公告)日:2025-03-27
申请号:US18974584
申请日:2024-12-09
Applicant: Micron Technology, Inc.
Inventor: Lifang Xu , Richard J. Hill , Indra V. Chary , Lars P. Heineck
IPC: H01L29/417 , H01L21/768 , H01L23/528 , H01L29/40
Abstract: Microelectronic devices include a tiered stack having vertically alternating insulative and conductive structures. A first series of stadiums is defined in the tiered stack within a first block of a dual-block structure. A second series of stadiums is defined in the tiered stack within a second block of the dual-block structure. The first and second series of stadiums are substantially symmetrically structured about a trench at a center of the dual-block structure. The trench extends a width of the first and second series of stadiums. The stadiums of the first and second series of stadiums have opposing staircase structures comprising steps at ends of the conductive structures of the tiered stack. Conductive source/drain contact structures are in the stack and extend substantially vertically from a source/drain region at a floor of the trench. Additional microelectronic devices are also disclosed, as are methods of fabrication and electronic systems.
-
-
-
-
-
-
-
-
-