Hardware execution driven application level derating calculation for soft error rate analysis
    3.
    发明授权
    Hardware execution driven application level derating calculation for soft error rate analysis 有权
    软件错误率分析的硬件执行驱动应用级降额计算

    公开(公告)号:US08949101B2

    公开(公告)日:2015-02-03

    申请号:US13271827

    申请日:2011-10-12

    摘要: Mechanisms are provided for predicting effects of soft errors on an integrated circuit device design. A data processing system is configured to implement a unified derating tool that includes a machine derating front-end engine used to generate machine derating information, and an application derating front-end engine used to generate application derating information, for the integrated circuit device design. The machine derating front-end engine executes a simulation of the integrated circuit device design to generate the machine derating information. The application derating front-end engine executes an application workload on existing hardware similar in architecture to the integrated circuit device design and injects a fault into the existing hardware during execution of the application workload to generate application derating information. The machine derating information is combined with the application derating information to generate at least one soft error rate value for the integrated circuit device design.

    摘要翻译: 提供了用于预测软错误对集成电路器件设计的影响的机制。 数据处理系统被配置为实现统一的降额工具,其包括用于生成机器降额信息的机器降额前端引擎和用于生成应用降额信息的应用降级前端引擎用于集成电路器件设计。 机器降额前端引擎执行集成电路设备设计的仿真以生成机器降额信息。 应用降级前端引擎在架构上与集成电路设备设计类似的现有硬件上执行应用程序工作负载,并在执行应用程序工作负载期间将故障注入到现有硬件中,以生成应用程序降级信息。 机器降额信息与应用降级信息组合以产生用于集成电路设备设计的至少一个软错误率值。

    Modeling system-level effects of soft errors
    4.
    发明授权
    Modeling system-level effects of soft errors 有权
    建模软错误的系统级影响

    公开(公告)号:US08091050B2

    公开(公告)日:2012-01-03

    申请号:US12243427

    申请日:2008-10-01

    IPC分类号: G06F17/50 G06F11/22

    CPC分类号: G06F17/5036 G06F2217/82

    摘要: Mechanisms for modeling system level effects of soft errors are provided. Mechanisms are provided for integrating device-level and component-level soft error rate (SER) analysis mechanisms with micro-architecture level performance analysis tools during a concept phase of the IC design to thereby generate a SER analysis tool. A first SER profile for the IC design is generated by applying the SER analysis tool to the IC design. At a later phase of the IC design, detailed information about SER vulnerabilities of logic and storage elements within the IC design are obtained and the first SER profile is refined based on the detailed information about SER vulnerabilities to thereby generate a second SER profile for the IC design. Modifications to the IC design are made at one or more phases of the IC design based on one of the first SER profile or the second SER profile.

    摘要翻译: 提供了对软错误的系统级别影响进行建模的机制。 提供了在IC设计的概念阶段将器件级和组件级软错误率(SER)分析机制与微架构级性能分析工具集成的机制,从而生成SER分析工具。 通过将SER分析工具应用于IC设计,可以生成IC设计的第一个SER简档。 在IC设计的后期阶段,获得关于IC设计中逻辑和存储元件的SER漏洞的详细信息,并且基于关于SER漏洞的详细信息来改进第一SER简档,从而为IC生成第二SER简档 设计。 基于第一SER简档或第二SER简档中的一个,在IC设计的一个或多个阶段进行对IC设计的修改。

    Method and system of peak power enforcement via autonomous token-based control and management
    5.
    发明授权
    Method and system of peak power enforcement via autonomous token-based control and management 有权
    通过自主的基于令牌的控制和管理来实现峰值功率的方法和系统

    公开(公告)号:US07930578B2

    公开(公告)日:2011-04-19

    申请号:US11862559

    申请日:2007-09-27

    摘要: A method of power management of a system of connected components includes initializing a token allocation map across the connected components, wherein each component is assigned a power budget as determined by a number of allocated tokens in the token allocation map, monitoring utilization sensor inputs and command state vector inputs, determining, at first periodic time intervals, a current performance level, a current power consumption level and an assigned power budget for the system based on the utilization sensor inputs and the command state vector inputs, and determining, at second periodic time intervals, a token re-allocation map based on the current performance level, the current power consumption level and the assigned power budget for the system, according to a re-assigned power budget of at least one of the connected components, while enforcing a power consumption limit based on a total number of allocated tokens in the system.

    摘要翻译: 一种连接组件的系统的电源管理方法包括:在所连接的组件之间初始化令牌分配映射,其中每个组件被分配由令牌分配映射中的分配的令牌数量确定的功率预算,监视利用率传感器输入和命令 状态向量输入,基于所述利用传感器输入和所述命令状态向量输入,以第一周期性时间间隔确定所述系统的当前性能水平,当前功耗级别和所分配的功率预算,以及在所述第二周期时间 间隔,基于当前性能水平的令牌重新分配图,当前功耗水平和系统的分配的功率预算,根据至少一个连接的组件的重新分配的功率预算,同时执行功率 基于系统中分配的令牌总数的消耗限制。

    Method and system for controlling power in a chip through a power-performance monitor and control unit
    8.
    发明授权
    Method and system for controlling power in a chip through a power-performance monitor and control unit 有权
    通过功率监控和控制单元控制芯片功率的方法和系统

    公开(公告)号:US07421601B2

    公开(公告)日:2008-09-02

    申请号:US11357612

    申请日:2006-02-17

    IPC分类号: G06F1/26 G06F1/32

    摘要: A system and method for controlling power and performance in a microprocessor system includes a monitoring and control system integrated into a microprocessor system. The monitoring and control system includes a hierarchical architecture having a plurality of layers. Each layer in the hierarchical architecture is responsive to commands from a higher level, and the commands provide instructions on operations and power distribution, such that the higher levels provide modes of operation and budgets to lower levels and the lower levels provide feedback to the higher levels to control and manage power usage in the microprocessor system both globally and locally.

    摘要翻译: 用于控制微处理器系统中的功率和性能的系统和方法包括集成到微处理器系统中的监视和控制系统。 监视和控制系统包括具有多个层的层次结构。 层次结构中的每个层都响应来自更高级别的命令,并且命令提供关于操作和功率分配的指令,使得较高级别提供操作模式和预算以降低级别,而较低级别向较高级别提供反馈 在全球和本地控制和管理微处理器系统中的电力使用。

    Method for optimization of logic circuits for routability
    9.
    发明授权
    Method for optimization of logic circuits for routability 失效
    用于优化可布线性逻辑电路的方法

    公开(公告)号:US07373615B2

    公开(公告)日:2008-05-13

    申请号:US10780140

    申请日:2004-02-17

    IPC分类号: G06F17/50

    CPC分类号: G06F17/505

    摘要: Routability (or wiring congestion) in a VLSI chip is becoming increasingly important as chip complexity increases. Congestion has a significant impact on performance, yield, and chip area. The present invention targets the optimization of congestion early in technology independent synthesis prior to physical design. Instead of attempting to optimize the logic structure as well as the spatial placement of a circuit, we pose a more modest goal limiting such optimization to the scope of logic synthesis. That is, we propose an aggressive optimization approach that is cognizant of circuit structure during technology independent synthesis and produces more predictable implementations which give better routability and yield.

    摘要翻译: 随着芯片复杂度的增加,VLSI芯片的可路由性(或布线拥塞)变得越来越重要。 拥塞对性能,产量和芯片面积有重大影响。 本发明在物理设计之前针对技术独立综合早期拥塞的优化。 我们不是试图优化逻辑结构以及电路的空间布局,而是将这样的优化限制在逻辑综合的范围之内。 也就是说,我们提出了一种积极的优化方法,在技术独立合成中识别电路结构,并产生更可预测的实现,从而提供更好的可路由性和产量。