SEMICONDUCTOR MEMORY DEVICE
    2.
    发明申请
    SEMICONDUCTOR MEMORY DEVICE 失效
    半导体存储器件

    公开(公告)号:US20100308341A1

    公开(公告)日:2010-12-09

    申请号:US12745133

    申请日:2008-09-08

    IPC分类号: H01L29/24

    摘要: A switching resistance RAM that is highly integrated as well as reduced in a read-out time is realized. There is formed an NPN type bipolar transistor BT composed of a collector layer made of an N-well 11, a base layer made of a P+ type Si layer 12A formed in a surface of the N-well 11, and an emitter layer made of an N+ type Si layer 15 formed in a surface of the P+ type Si layer 12A. Also, there are formed a word line WL0 electrically connected to the N+ type Si layer 15 and bit lines BL1-BL4 intersecting with the word line WL0. Also, there are formed a plurality of switching layers 14 formed on a surface of the P+ type Si layer 12A, each being electrically connected to corresponding each of the bit lines and switching between an ON state and an OFF state and an electric potential fixing line 19A to fix the P+ type Si layer 12A at a predetermined electric potential.

    摘要翻译: 实现高集成度以及减少读出时间的开关电阻RAM。 形成由N阱11构成的集电极构成的NPN型双极晶体管BT,在N阱11的表面形成的由P +型Si层12A构成的基极层和由N阱11的表面形成的发射极层 形成在P +型Si层12A的表面上的N +型Si层15。 而且,形成与N +型Si层15电连接的字线WL0,与字线WL0相交的位线BL1〜BL4。 此外,形成在P +型Si层12A的表面上形成的多个开关层14,其各自与对应的每个位线电连接,并且在导通状态和断开状态之间切换以及电位固定线 19A以将P +型Si层12A固定在预定电位。

    Piezoelectric displacing device
    3.
    发明授权
    Piezoelectric displacing device 失效
    压电位移装置

    公开(公告)号:US4510412A

    公开(公告)日:1985-04-09

    申请号:US528841

    申请日:1983-09-02

    CPC分类号: H02N2/02 G12B1/00 H01L41/0833

    摘要: A piezoelectric displacing device includes a plurality of longitudinal effect-type piezoelectric displacing members arranged juxtaposed to each other such that displacement axes thereof are substantially parallel to each other, each of said piezoelectric displacing member converting a voltage applied thereto to a mechanical displacement. Connectors are provided which mechanically connect the piezoelectric displacing members in series with each other and derive a sum of amounts of displacement of the piezoelectric displacing members along the displacement axes thereof to give an amount of displacement of the device.

    摘要翻译: 压电位移装置包括多个彼此并置的纵向效应型压电位移元件,使得其位移基本上彼此平行,每个所述压电位移元件将施加到其上的电压转换为机械位移。 提供了连接器,其将压电位移构件彼此串联机械地连接并且导出压电位移构件沿其位移轴的位移量的总和,以给出装置的位移量。

    Semiconductor memory device
    4.
    发明授权
    Semiconductor memory device 失效
    半导体存储器件

    公开(公告)号:US08476641B2

    公开(公告)日:2013-07-02

    申请号:US12745133

    申请日:2008-09-08

    IPC分类号: H01L29/24

    摘要: A switching resistance RAM that is highly integrated as well as reduced in a read-out time is realized. There is formed an NPN type bipolar transistor BT composed of a collector layer made of an N-well 11, a base layer made of a P+ type Si layer 12A formed in a surface of the N-well 11, and an emitter layer made of an N+ type Si layer 15 formed in a surface of the P+ type Si layer 12A. Also, there are formed a word line WL0 electrically connected to the N+ type Si layer 15 and bit lines BL1-BL4 intersecting with the word line WL0. Also, there are formed a plurality of switching layers 14 formed on a surface of the P+ type Si layer 12A, each being electrically connected to corresponding each of the bit lines and switching between an ON state and an OFF state and an electric potential fixing line 19A to fix the P+ type Si layer 12A at a predetermined electric potential.

    摘要翻译: 实现高集成度以及减少读出时间的开关电阻RAM。 形成由N阱11构成的集电极构成的NPN型双极晶体管BT,在N阱11的表面形成的由P +型Si层12A构成的基极层和由N阱11的表面形成的发射极层 形成在P +型Si层12A的表面上的N +型Si层15。 而且,形成与N +型Si层15电连接的字线WL0,与字线WL0相交的位线BL1〜BL4。 此外,形成在P +型Si层12A的表面上形成的多个开关层14,其各自与对应的每个位线电连接,并且在导通状态和断开状态之间切换以及电位固定线 19A以将P +型Si层12A固定在预定电位。

    Semiconductor memory device
    5.
    发明授权
    Semiconductor memory device 失效
    半导体存储器件

    公开(公告)号:US08030662B2

    公开(公告)日:2011-10-04

    申请号:US12745146

    申请日:2008-09-08

    申请人: Yoshiyuki Suda

    发明人: Yoshiyuki Suda

    IPC分类号: H01L29/15 H01L31/0312

    摘要: There is offered a switching resistance RAM that is very much reduced in an occupied area and is highly integrated. Memory cells CEL11-CEL14 are formed corresponding to four intersections of word lines WL0 and WL1 and bit lines BL0 and BL1. Each of the memory cells CEL11-CEL14 are composed of a switching layer 13 formed on a surface of an N+ type Si layer 11. The switching layer 13 is electrically connected to the bit line BL0 or BL1 thereabove through an electrode 14. The switching layer 13 is composed of a SiC layer 13A stacked on the surface of the N+ type Si layer 11 and a Si oxide layer 13B stacked on the SiC layer 13A. A top surface of the Si oxide layer 13B, that is the uppermost layer of the switching layer 13, is electrically connected to the corresponding bit line BL0 or BL1.

    摘要翻译: 提供了一个开关电阻RAM,在占用面积上大大减少,并且高度集成。 对应于字线WL0和WL1以及位线BL0和BL1的四个交点形成存储单元CEL11-CEL14。 每个存储单元CEL11-CEL14由形成在N +型Si层11的表面上的开关层13构成。开关层13通过电极14与上述位线BL0或BL1电连接。开关层 13由层叠在N +型Si层11的表面上的SiC层13A和层叠在SiC层13A上的Si氧化物层13B构成。 作为开关层13的最上层的Si氧化物层13B的上表面电连接到对应的位线BL0或BL1。

    Electromagnet assembly for electromagnetic apparatus
    6.
    发明授权
    Electromagnet assembly for electromagnetic apparatus 失效
    用于电磁设备的电磁铁组件

    公开(公告)号:US06838969B2

    公开(公告)日:2005-01-04

    申请号:US10331347

    申请日:2002-12-31

    申请人: Yoshiyuki Suda

    发明人: Yoshiyuki Suda

    摘要: An electromagnet assembly for an electromagnetic apparatus has a ring member, a coil bobbin having an electrical wire wound a spool of the ring member, and a ring case. The ring member is disposed in an annular groove of the ring case. An opening is formed through the ring case adjacent to its closed end surface. A connector, which is disposed on the ring case and covers the opening, includes a case having a closed shape and a bottom, and a cap closing an open end of the case. Ends of the electrical wire and ends of a lead wire are joined in the connector. A projection portion is formed around a fringe portion of a first end surface of the cap and abuts an open end surface of the case. The cap is secured fixedly to the case after the projection portion is melted.

    Photosensor suited for image sensor
    7.
    发明授权
    Photosensor suited for image sensor 失效
    光电传感器适用于图像传感器

    公开(公告)号:US4823178A

    公开(公告)日:1989-04-18

    申请号:US780598

    申请日:1985-09-26

    申请人: Yoshiyuki Suda

    发明人: Yoshiyuki Suda

    CPC分类号: H01L27/14643 H01L31/108

    摘要: A photosensor for realizing an image sensor which can meet the requirements of high resolution, high operation speed and high signal-to-noise ratio is disclosed. The photosensor comprises a circuit substrate, a thin film transistor formed on the circuit substrate and an amorphous silicon photodiode formed on the substrate integral with the thin transistor between the drain and gate electrodes thereof. Also formed on the circuit substrate adjacent to the thin film transistor and photodiode are a charging switch element for coupling the photodiode to a DC power source to charge an inter-electrode capacitance of the photodiode, a charge storage capacitor charged by a channel current of the thin film transistor controlled by an inter-electrode capacitance voltage of the photodiode which varies in response to incident light after the inter-electrode capacitance has been charged, and a detecting switch element for coupling the capacitor to an output amplifier. The charging and detecting switch elements are each formed of a thin film transistor.

    摘要翻译: 公开了一种用于实现能够满足高分辨率,高操作速度和高信噪比要求的图像传感器的光传感器。 光电传感器包括电路基板,形成在电路基板上的薄膜晶体管和形成在其与漏极和栅电极之间的薄晶体管集成的基板上的非晶硅光电二极管。 还形成在与薄膜晶体管和光电二极管相邻的电路基板上的是充电开关元件,用于将光电二极管耦合到DC电源,以对光电二极管的电极间电容进行充电;电荷存储电容器由 由电极间电容充电后的入射光而变化的光电二极管的电极间电容电压控制的薄膜晶体管,以及用于将电容器耦合到输出放大器的检测开关元件。 充电和检测开关元件均由薄膜晶体管形成。

    Semiconductor memory device and the production method
    8.
    发明申请
    Semiconductor memory device and the production method 审中-公开
    半导体存储器件及其制作方法

    公开(公告)号:US20080054270A1

    公开(公告)日:2008-03-06

    申请号:US11725009

    申请日:2007-03-16

    申请人: Yoshiyuki Suda

    发明人: Yoshiyuki Suda

    IPC分类号: H01L29/12 H01L21/31

    摘要: A semiconductor memory device that is configured with a Si substrate layer, a SiC layer and a Si oxide layer, including a structure in which the SiC layer is layered onto the Si substrate layer and the Si oxide layer is layered onto the SiC. Wherein, the Si oxide layer includes two or more layers whose compositional ratios of SiO2 are different in a direction of layers, and a compositional ratio of SiO2 in the. Si oxide layer that is distanced most from the SiC layer is more than other layers.

    摘要翻译: 一种半导体存储器件,其被配置有Si衬底层,SiC层和Si氧化物层,其包括其中SiC层被层叠在Si衬底层上并且Si氧化物层被层叠在SiC上的结构。 其中,Si氧化物层包括两层以上SiO 2层的组成比在层的方向上不同的SiO 2层的组成比,SiO 2 / 与SiC层最远的Si氧化物层比其他层更多。

    Electromagnet assembly for electromagnetic apparatus
    9.
    发明授权
    Electromagnet assembly for electromagnetic apparatus 失效
    用于电磁设备的电磁铁组件

    公开(公告)号:US06867675B2

    公开(公告)日:2005-03-15

    申请号:US09788443

    申请日:2001-02-21

    申请人: Yoshiyuki Suda

    发明人: Yoshiyuki Suda

    摘要: An electromagnet assembly for an electromagnetic apparatus has a ring member, a coil bobbin having an electrical wire wound a spool of the ring member, and a ring case. The ring member is disposed in an annular groove of the ring case. An opening is formed through the ring case adjacent to its closed end surface. A connector is disposed on the ring case adjacent to its closed end surface and covers the opening. A first and a second ends of the electrical wire and a first and a second ends of a lead wire are joined in, respectively the connector. A projection portion formed on the connector is inserted into the opening, and is fixed adhesively to an end surface of the ring member of the coil bobbin.

    摘要翻译: 一种用于电磁装置的电磁体组件具有环形构件,具有缠​​绕在所述环构件的线轴上的电线的线圈架和环形壳。 环形构件设置在环形壳体的环形槽中。 通过与其封闭端面相邻的环形壳体形成开口。 连接器设置在与其封闭端面相邻的环形壳体上并覆盖开口。 电线的第一端和第二端以及引线的第一端和第二端分别连接在连接器中。 形成在连接器上的突出部插入到开口中,并且被固定在线圈架的环形构件的端面上。

    Method of making cBN semiconductor device having an ohmic electrode
    10.
    发明授权
    Method of making cBN semiconductor device having an ohmic electrode 失效
    制造具有欧姆电极的cBN半导体器件的方法

    公开(公告)号:US5444017A

    公开(公告)日:1995-08-22

    申请号:US305658

    申请日:1994-09-14

    摘要: An ohmic electrode is formed on a cBN crystal to form a cBN semiconductor device which is used as a solid electronic element. The cBN semiconductor device may be of an n-type, a p-type or a pn junction type wherein molybdenum is deposited onto an n-type doped region of the cBN crystal or platinum is deposited onto a p-type doped region to thereby form an electrode with ohmic characteristic. The deposition of the molybdenum or the platinum is conducted by using a vapor deposition method followed by heating the attached substance at a temperature of 300.degree. C.-1100.degree. C. in an inactive gas atmosphere. The cBN semiconductor device can be used as a solid electronic element or an optoelectronic element for rectifiers, transistors, light emitting diodes and so on and integrated elements thereof.

    摘要翻译: 在cBN晶体上形成欧姆电极,形成用作固体电子元件的cBN半导体器件。 cBN半导体器件可以是n型,p型或pn结型,其中钼沉积到cBN晶体的n型掺杂区上,或者铂沉积到p型掺杂区上,从而形成 具有欧姆特性的电极。 通过使用气相沉积法,在惰性气体气氛中,在300℃〜1100℃的温度下加热附着物,进行钼或铂的沉积。 cBN半导体器件可以用作固体电子元件或用于整流器,晶体管,发光二极管等的光电元件及其集成元件。