-
公开(公告)号:US20120299778A1
公开(公告)日:2012-11-29
申请号:US13114828
申请日:2011-05-24
申请人: Hsiao-Tsung YEN , Jhe-Ching LU , Yu-Ling LIN , Chin-Wei KUO , Min-Chie JENG
发明人: Hsiao-Tsung YEN , Jhe-Ching LU , Yu-Ling LIN , Chin-Wei KUO , Min-Chie JENG
CPC分类号: H01Q1/50 , G06F17/5068 , H01L23/48 , H01L23/481 , H01L23/66 , H01L25/0657 , H01L25/074 , H01L2223/6616 , H01L2223/6677 , H01L2225/06531 , H01L2225/06541 , H01L2225/06548 , H01L2924/0002 , H01L2924/10253 , H01L2924/10272 , H01L2924/10329 , H01L2924/10333 , H01L2924/10335 , H01L2924/1421 , H01L2924/1461 , H01Q1/2283 , H01Q1/38 , H01Q5/357 , H01Q9/0421 , H01Q9/0442 , H01Q9/145 , Y10T29/49016 , H01L2924/00
摘要: An antenna includes a substrate and a top plate disposed over the substrate. At least one feed line is connected to the top plate, and each feed line comprises a first through-silicon via (TSV) structure passing through the substrate. At least one ground line is connected to the top plate, and each ground line comprises a second TSV structure passing through the substrate. The top plate is electrically conductive, and the at least one feed line is arranged to carry a radio frequency signal. The at least one ground line is arranged to be coupled to a ground.
摘要翻译: 天线包括衬底和设置在衬底上的顶板。 至少一个进料管线连接到顶板,并且每个进料管线包括穿过基材的第一穿硅通孔(TSV)结构。 至少一个接地线连接到顶板,并且每个接地线包括穿过衬底的第二TSV结构。 顶板是导电的,并且至少一个馈线布置成承载射频信号。 所述至少一个接地线被布置成联接到地面。
-
公开(公告)号:US20120146741A1
公开(公告)日:2012-06-14
申请号:US12963701
申请日:2010-12-09
申请人: Hsiao-Tsung YEN , Yu-Ling Lin , Ying-Ta Lu , Chin-Wei Kuo , Ho-Hsiang Chen
发明人: Hsiao-Tsung YEN , Yu-Ling Lin , Ying-Ta Lu , Chin-Wei Kuo , Ho-Hsiang Chen
CPC分类号: H01L23/5227 , H01F17/0006 , H01F2017/0086 , H01L23/5223 , H01L2924/0002 , Y10T29/41 , H01L2924/00
摘要: An electronic device comprises first, second and third inductors connected in series and formed in a metal layer over a semiconductor substrate. The first and second inductors have a mutual inductance with each other. The second and third inductors having a mutual inductance with each other. A first capacitor has a first electrode connected to a first node. The first node is conductively coupled between the first and second inductors. A second capacitor has a second electrode connected to a second node. The second node is conductively coupled between the second and third inductors.
摘要翻译: 电子器件包括串联连接并形成在半导体衬底上的金属层中的第一,第二和第三电感器。 第一和第二电感器具有彼此的互感。 第二和第三电感器具有彼此的互感。 第一电容器具有连接到第一节点的第一电极。 第一节点电导耦合在第一和第二电感器之间。 第二电容器具有连接到第二节点的第二电极。 第二节点电导耦合在第二和第三电感器之间。
-
公开(公告)号:US20130246990A1
公开(公告)日:2013-09-19
申请号:US13419959
申请日:2012-03-14
申请人: Hsiao-Tsung YEN , Yu-Ling Lin , Chin-Wei Kuo
发明人: Hsiao-Tsung YEN , Yu-Ling Lin , Chin-Wei Kuo
IPC分类号: G06F17/50
CPC分类号: G06F17/5036 , H01L23/49827 , H01L2224/13 , H01L2224/16225 , H01L2924/15311
摘要: A computer implemented system comprises a processor programmed to analyze a circuit to determine a response of the circuit to an input radio frequency (RF) signal, for at least one of designing, manufacturing, and testing the circuit. An interposer model is tangibly embodied in a non-transitory machine readable storage medium to be accessed by the processor. The interposer model is processed by the computer to output data representing a response of a though substrate via (TSV) to the radio frequency (RF) signal. The interposer model comprises a plurality of TSV models. Each TSV model has a respective three-port network. One of the ports of each three-port network is a floating node. The floating nodes of each of the three-port networks are connected to each other.
摘要翻译: 计算机实现的系统包括被编程为分析电路以确定电路对输入射频(RF)信号的响应的处理器,用于设计,制造和测试电路中的至少一个。 中介层模型有形地体现在待处理器访问的非暂时机器可读存储介质中。 内插器模型由计算机处理以将表示通过(TSV)的基板的响应的数据输出到射频(RF)信号。 内插器模型包括多个TSV模型。 每个TSV模型都有相应的三端口网络。 每个三端口网络的一个端口是浮动节点。 每个三端口网络的浮动节点彼此连接。
-
公开(公告)号:US20130234305A1
公开(公告)日:2013-09-12
申请号:US13415906
申请日:2012-03-09
申请人: Yu-Ling LIN , Hsiao-Tsung YEN , Feng Wei KUO , Ho-Hsiang CHEN , Chin-Wei KUO
发明人: Yu-Ling LIN , Hsiao-Tsung YEN , Feng Wei KUO , Ho-Hsiang CHEN , Chin-Wei KUO
CPC分类号: H01L23/60 , H01L23/5222 , H01L23/5225 , H01L23/66 , H01L25/0657 , H01L2223/6627 , H01L2225/06527 , H01L2225/06537 , H01L2924/0002 , H01L2924/00
摘要: A transmission line structure for semiconductor RF and wireless circuits, and method for forming the same. The transmission line structure includes embodiments having a first die including a first substrate, a first insulating layer, and a ground plane, and a second die including a second substrate, a second insulating layer, and a signal transmission line. The second die may be positioned above and spaced apart from the first die. An underfill is disposed between the ground plane of the first die and the signal transmission line of the second die. Collectively, the ground plane and transmission line of the first and second die and underfill forms a compact transmission line structure. In some embodiments, the transmission line structure may be used for microwave applications.
摘要翻译: 用于半导体RF和无线电路的传输线结构及其形成方法。 传输线结构包括具有包括第一衬底,第一绝缘层和接地平面的第一裸片的实施例,以及包括第二衬底,第二绝缘层和信号传输线的第二裸片。 第二管芯可以位于第一管芯的上方并与之隔开。 在第一管芯的接地面和第二管芯的信号传输线之间设置底部填充物。 总的来说,第一和第二模具和底部填充物的接地平面和传输线形成紧凑的传输线结构。 在一些实施例中,传输线结构可用于微波应用。
-
公开(公告)号:US20110298551A1
公开(公告)日:2011-12-08
申请号:US12795734
申请日:2010-06-08
申请人: Hsiao-Tsung YEN , Hsien-Pin HU , Jhe-Ching LU , Chin-Wei KUO , Ming-Fa CHEN , Sally LIU
发明人: Hsiao-Tsung YEN , Hsien-Pin HU , Jhe-Ching LU , Chin-Wei KUO , Ming-Fa CHEN , Sally LIU
IPC分类号: H03B5/12 , H01L21/329 , H01L29/93
CPC分类号: H01L27/016 , H01L29/93
摘要: A three-dimensional integrated circuit includes a semiconductor substrate where the substrate has an opening extending through a first surface and a second surface of the substrate and where the first surface and the second surface are opposite surfaces of the substrate. A conductive material substantially fills the opening of the substrate to form a conductive through-substrate-via (TSV). An active circuit is disposed on the first surface of the substrate, an inductor is disposed on the second surface of the substrate and the TSV is electrically coupled to the active circuit and the inductor. The three-dimensional integrated circuit may include a varactor formed from a dielectric layer formed in the opening of the substrate such that the conductive material is disposed adjacent the dielectric layer and an impurity implanted region disposed surrounding the TSV such that the dielectric layer is formed between the impurity implanted region and the TSV.
摘要翻译: 三维集成电路包括半导体衬底,其中衬底具有延伸穿过衬底的第一表面和第二表面的开口,并且第一表面和第二表面与衬底相对的表面。 导电材料基本上填充衬底的开口以形成导电的通过衬底通孔(TSV)。 有源电路设置在衬底的第一表面上,电感器设置在衬底的第二表面上,并且TSV电耦合到有源电路和电感器。 三维集成电路可以包括由形成在基板的开口中的电介质层形成的变容二极管,使得导电材料邻近介电层设置,以及设置在TSV周围的杂质注入区域,使得介电层形成在 杂质注入区和TSV。
-
公开(公告)号:US20130009317A1
公开(公告)日:2013-01-10
申请号:US13178079
申请日:2011-07-07
申请人: Chi-Chun HSIEH , Wei-Cheng WU , Hsiao-Tsung YEN , Hsien-Pin HU , Shang-Yun HOU , Shin-Puu JENG
发明人: Chi-Chun HSIEH , Wei-Cheng WU , Hsiao-Tsung YEN , Hsien-Pin HU , Shang-Yun HOU , Shin-Puu JENG
IPC分类号: H01L23/48 , H01L21/283
CPC分类号: H01L23/481 , H01L21/743 , H01L2924/0002 , H01L2924/00012 , H01L2924/00
摘要: A method of forming an interposer includes providing a semiconductor substrate, the semiconductor substrate having a front surface and a back surface opposite the front surface; forming one or more through-silicon vias (TSVs) extending from the front surface into the semiconductor substrate; forming an inter-layer dielectric (ILD) layer overlying the front surface of the semiconductor substrate and the one or more TSVs; and forming an interconnect structure in the ILI) layer, the interconnect structure electrically connecting the one or more TSVs to the semiconductor substrate.
摘要翻译: 形成插入件的方法包括提供半导体衬底,该半导体衬底具有与前表面相对的前表面和后表面; 形成从所述前表面延伸到所述半导体衬底中的一个或多个穿硅通孔(TSV); 形成覆盖所述半导体衬底的前表面和所述一个或多个TSV的层间介电层(ILD)层; 以及在所述ILI层中形成互连结构,所述互连结构将所述一个或多个TSV电连接到所述半导体衬底。
-
公开(公告)号:US20130154752A1
公开(公告)日:2013-06-20
申请号:US13325442
申请日:2011-12-14
申请人: Ying-Ta LU , Hsien-Yuan LIAO , Hsiao-Tsung YEN , Ho-Hsiang CHEN , Chewn-Pu JOU
发明人: Ying-Ta LU , Hsien-Yuan LIAO , Hsiao-Tsung YEN , Ho-Hsiang CHEN , Chewn-Pu JOU
IPC分类号: H03B5/12
CPC分类号: H03B5/1228 , H03B5/1212 , H03B5/124 , H03B5/1852
摘要: A voltage-controlled oscillator circuit includes a first transistor, a second transistor, a first resonator circuit, a second resonator circuit, a first current path and a second current path. A drain of the first transistor is coupled to a gate of the second transistor and to a first end of the first resonator circuit. A source of the first transistor is coupled to the first current path and to a first end of the second resonator circuit. A drain of the second transistor is coupled to a gate of the first transistor and to a second end of the first resonator circuit. A source of the second transistor is coupled to the second current path and a second end of the second resonator circuit.
摘要翻译: 压控振荡器电路包括第一晶体管,第二晶体管,第一谐振器电路,第二谐振器电路,第一电流路径和第二电流路径。 第一晶体管的漏极耦合到第二晶体管的栅极和第一谐振器电路的第一端。 第一晶体管的源极耦合到第一电流路径和第二谐振器电路的第一端。 第二晶体管的漏极耦合到第一晶体管的栅极和第一谐振器电路的第二端。 第二晶体管的源极耦合到第二电流路径和第二谐振器电路的第二端。
-
-
-
-
-
-