-
公开(公告)号:US12058862B2
公开(公告)日:2024-08-06
申请号:US18091728
申请日:2022-12-30
申请人: KIOXIA CORPORATION
发明人: Yoshiaki Fukuzumi , Ryota Katsumata , Masaru Kidoh , Masaru Kito , Hiroyasu Tanaka , Yosuke Komori , Megumi Ishiduki , Hideaki Aochi
IPC分类号: H10B43/27 , G11C16/04 , H01L29/51 , H10B41/27 , H10B43/20 , H10B43/40 , H10B43/50 , H10B99/00 , H10B41/20
CPC分类号: H10B43/27 , G11C16/0483 , H01L29/513 , H10B41/27 , H10B43/20 , H10B43/40 , H10B43/50 , H10B99/00 , H10B41/20
摘要: A non-volatile semiconductor storage device has a plurality of memory strings to each of which a plurality of electrically rewritable memory cells are connected in series. Each of the memory strings includes first semiconductor layers each having a pair of columnar portions extending in a vertical direction with respect to a substrate and a coupling portion formed to couple the lower ends of the pair of columnar portions; a charge storage layer formed to surround the side surfaces of the columnar portions; and first conductive layers formed to surround the side surfaces of the columnar portions and the charge storage layer. The first conductive layers function as gate electrodes of the memory cells.
-
公开(公告)号:US11456250B2
公开(公告)日:2022-09-27
申请号:US17001933
申请日:2020-08-25
申请人: Kioxia Corporation
发明人: Takao Sueyama , Yosuke Komori
IPC分类号: H01L23/48 , H01L23/528 , H01L27/088 , H01L23/532
摘要: A semiconductor device according to the present embodiment comprises a first metallic line. The first metallic line is provided above a substrate and extends in a first direction with a first width. At least one second metallic line is connected to the first metallic line and extends in a second direction from the first metallic line with a second width that is smaller than the first width. A dummy metallic line is arranged adjacently to the at least one second metallic line, connected to the first metallic line, and extends in the second direction from the first metallic line. The dummy metallic line is not electrically connected to lines other than the first metallic line.
-
公开(公告)号:US11844218B2
公开(公告)日:2023-12-12
申请号:US17843320
申请日:2022-06-17
申请人: KIOXIA CORPORATION
发明人: Yoshiaki Fukuzumi , Ryota Katsumata , Masaru Kidoh , Masaru Kito , Hiroyasu Tanaka , Yosuke Komori , Megumi Ishiduki , Hideaki Aochi
IPC分类号: H01L29/51 , H10B43/27 , G11C16/04 , H10B41/27 , H10B43/20 , H10B43/40 , H10B43/50 , H10B99/00 , H10B41/20
CPC分类号: H10B43/27 , G11C16/0483 , H01L29/513 , H10B41/27 , H10B43/20 , H10B43/40 , H10B43/50 , H10B99/00 , H10B41/20
摘要: A non-volatile semiconductor storage device has a plurality of memory strings to each of which a plurality of electrically rewritable memory cells are connected in series. Each of the memory strings includes first semiconductor layers each having a pair of columnar portions extending in a vertical direction with respect to a substrate and a coupling portion formed to couple the lower ends of the pair of columnar portions; a charge storage layer formed to surround the side surfaces of the columnar portions; and first conductive layers formed to surround the side surfaces of the columnar portions and the charge storage layer. The first conductive layers function as gate electrodes of the memory cells.
-
公开(公告)号:USRE49152E1
公开(公告)日:2022-07-26
申请号:US16926273
申请日:2020-07-10
申请人: Kioxia Corporation
发明人: Ryota Katsumata , Hideaki Aochi , Hiroyasu Tanaka , Masaru Kito , Yoshiaki Fukuzumi , Masaru Kidoh , Yosuke Komori , Megumi Ishiduki , Junya Matsunami , Tomoko Fujiwara , Ryouhei Kirisawa , Yoshimasa Mikajiri , Shigeto Oota
IPC分类号: G11C11/14 , H01L27/11578 , G11C16/04 , G11C16/06 , H01L27/11565 , H01L27/11582
摘要: According to one embodiment, a nonvolatile semiconductor memory device includes a substrate, a stacked body, a semiconductor pillar, a charge storage film, and a drive circuit. The stacked body is provided on the substrate. The stacked body includes a plurality of insulating films alternately stacked with a plurality of electrode films. A through-hole is made in the stacked body to align in a stacking direction. The semiconductor pillar is buried in an interior of the through-hole. The charge storage film is provided between the electrode film and the semiconductor pillar. The drive circuit supplies a potential to the electrode film. The diameter of the through-hole differs by a position in the stacking direction. The drive circuit supplies a potential to reduce a potential difference with the semiconductor pillar as a diameter of the through-hole piercing the electrode film decreases.
-
公开(公告)号:US11574926B2
公开(公告)日:2023-02-07
申请号:US17499357
申请日:2021-10-12
申请人: KIOXIA CORPORATION
发明人: Yoshiaki Fukuzumi , Ryota Katsumata , Masaru Kidoh , Masaru Kito , Hiroyasu Tanaka , Yosuke Komori , Megumi Ishiduki , Hideaki Aochi
IPC分类号: G11C16/04 , H01L27/11582 , H01L27/11556 , H01L27/11573 , H01L27/11575 , H01L27/11578 , H01L27/105 , H01L29/51 , H01L27/11551
摘要: A non-volatile semiconductor storage device has a plurality of memory strings to each of which a plurality of electrically rewritable memory cells are connected in series. Each of the memory strings includes first semiconductor layers each having a pair of columnar portions extending in a vertical direction with respect to a substrate and a coupling portion formed to couple the lower ends of the pair of columnar portions a charge storage layer formed to surround the side surfaces of the columnar portions: and first conductive layers formed to surround the side surfaces of the columnar portions and the charge storage layer. The first conductive layers function as gate electrodes of the memory cells.
-
公开(公告)号:US11923299B2
公开(公告)日:2024-03-05
申请号:US17893225
申请日:2022-08-23
申请人: Kioxia Corporation
发明人: Takao Sueyama , Yosuke Komori
IPC分类号: H01L23/532 , H01L23/528 , H01L27/088
CPC分类号: H01L23/528 , H01L23/53228 , H01L27/088
摘要: A semiconductor device according to the present embodiment comprises a first metallic line. The first metallic line is provided above a substrate and extends in a first direction with a first width. At least one second metallic line is connected to the first metallic line and extends in a second direction from the first metallic line with a second width that is smaller than the first width. A dummy metallic line is arranged adjacently to the at least one second metallic line, connected to the first metallic line, and extends in the second direction from the first metallic line. The dummy metallic line is not electrically connected to lines other than the first metallic line.
-
公开(公告)号:US11792992B2
公开(公告)日:2023-10-17
申请号:US17576164
申请日:2022-01-14
申请人: Kioxia Corporation
发明人: Yoshiaki Fukuzumi , Ryota Katsumata , Masaru Kito , Masaru Kidoh , Hiroyasu Tanaka , Yosuke Komori , Megumi Ishiduki , Junya Matsunami , Tomoko Fujiwara , Hideaki Aochi , Ryouhei Kirisawa , Yoshimasa Mikajiri , Shigeto Oota
IPC分类号: H01L29/76 , H10B43/27 , H01L29/66 , H01L29/792 , H10B43/20 , H01L21/223 , H01L21/265 , H01L29/78 , H01L29/04 , H01L29/16 , H01L29/423 , H01L29/49 , H01L29/10
CPC分类号: H10B43/27 , H01L21/223 , H01L21/265 , H01L29/04 , H01L29/1037 , H01L29/16 , H01L29/42344 , H01L29/4916 , H01L29/66666 , H01L29/66833 , H01L29/7827 , H01L29/792 , H01L29/7926 , H10B43/20
摘要: A nonvolatile semiconductor memory device, includes: a stacked structural unit including a plurality of insulating films alternately stacked with a plurality of electrode films in a first direction; a selection gate electrode stacked on the stacked structural unit in the first direction; an insulating layer stacked on the selection gate electrode in the first direction; a first semiconductor pillar piercing the stacked structural unit, the selection gate electrode, and the insulating layer in the first direction, a first cross section of the first semiconductor pillar having an annular configuration, the first cross section being cut in a plane orthogonal to the first direction; a first core unit buried in an inner side of the first semiconductor pillar, the first core unit being recessed from an upper face of the insulating layer; and a first conducting layer of the first semiconductor pillar provided on the first core unit to contact the first core unit.
-
公开(公告)号:US11257842B2
公开(公告)日:2022-02-22
申请号:US16849457
申请日:2020-04-15
申请人: Kioxia Corporation
发明人: Yoshiaki Fukuzumi , Ryota Katsumata , Masaru Kito , Masaru Kidoh , Hiroyasu Tanaka , Yosuke Komori , Megumi Ishiduki , Junya Matsunami , Tomoko Fujiwara , Hideaki Aochi , Ryouhei Kirisawa , Yoshimasa Mikajiri , Shigeto Oota
IPC分类号: H01L29/76 , H01L27/11582 , H01L29/66 , H01L29/792 , H01L27/11578 , H01L21/223 , H01L21/265 , H01L29/78 , H01L29/04 , H01L29/16 , H01L29/423 , H01L29/49 , H01L29/10
摘要: A nonvolatile semiconductor memory device, includes: a stacked structural unit including a plurality of insulating films alternately stacked with a plurality of electrode films in a first direction; a selection gate electrode stacked on the stacked structural unit in the first direction; an insulating layer stacked on the selection gate electrode in the first direction; a first semiconductor pillar piercing the stacked structural unit, the selection gate electrode, and the insulating layer in the first direction, a first cross section of the first semiconductor pillar having an annular configuration, the first cross section being cut in a plane orthogonal to the first direction; a first core unit buried in an inner side of the first semiconductor pillar, the first core unit being recessed from an upper face of the insulating layer; and a first conducting layer of the first semiconductor pillar provided on the first core unit to contact the first core unit.
-
-
-
-
-
-
-