-
公开(公告)号:US20220301643A1
公开(公告)日:2022-09-22
申请号:US17459441
申请日:2021-08-27
申请人: KIOXIA CORPORATION
发明人: Rieko FUNATSUKI , Takashi MAEDA , Reiko SUMI , Reika TANAKA , Masumi SAITOH
摘要: A semiconductor storage device includes a memory cell array including a plurality of memory strings, each connected between one of a plurality of bit lines and a source line and includes a first select transistor, a second select transistor, and memory cell transistors that are connected in series between the first select transistor and the second select transistor, and a plurality of word lines respectively connected to gates of the memory cell transistors in each memory string. A threshold voltage of the memory cell transistor is increased when a voltage that is applied to the word line connected to the gate thereof is lower than a voltage of a channel thereof. In the erase operation, data stored in the memory cell transistors connected to a selected one of the word lines are erased while data stored in the memory cell transistors not connected to the selected word line are not erased.
-
公开(公告)号:US20240274207A1
公开(公告)日:2024-08-15
申请号:US18437664
申请日:2024-02-09
申请人: Kioxia Corporation
发明人: Reika TANAKA , Masumi SAITOH
CPC分类号: G11C16/16 , G11C16/0433 , G11C16/08 , G11C16/24
摘要: According to one embodiment, a device includes: first and third transistors coupled to a bit line; first cells coupled to the first transistor; second cells coupled to the third transistor; a first line coupled to a gate of the first transistor; a second line coupled to a gate of the third transistor; word lines coupled to gates of the first and second cells; and a circuit. Each of the first and second cells includes a ferroelectric transistor. In the erase sequence, the circuit applies a first voltage having a positive value to the bit line, applies a second voltage higher than the first voltage to the first and second lines, applies a third voltage higher than the first voltage to non-selected word lines, and applies a fourth voltage lower than the first voltage to a selected word line.
-
公开(公告)号:US20240087633A1
公开(公告)日:2024-03-14
申请号:US18456430
申请日:2023-08-25
申请人: Kioxia Corporation
发明人: Reika TANAKA , Kensuke OTA , Masamichi SUZUKI
IPC分类号: G11C11/22
CPC分类号: G11C11/2275 , G11C11/2273 , G11C11/2297
摘要: According to one embodiment, a memory device includes a pillar extending in a first direction through a first, second, and third conductive layers. The pillar includes ferroelectric layer. A first transistor is at an intersection of the pillar and the first conductive layer. A second transistor is at an intersection of the pillar and the second conductive layer. A ferroelectric memory cell is at an intersection with the third conductive layer and the pillar. A circuit supplies a read pulse to the memory cell in a read sequence. The read pulse has a first voltage value in a first period and has a second voltage value with the same polarity as the first voltage value in a second period after the first period. The second voltage value is lower than the first.
-
公开(公告)号:US20240324238A1
公开(公告)日:2024-09-26
申请号:US18589342
申请日:2024-02-27
申请人: Kioxia Corporation
发明人: Reika TANAKA , Kunifumi SUZUKI , Kiwamu SAKUMA , Yoko YOSHIMURA , Takamasa HAMAI , Kensuke OTA , Yusuke HIGASHI , Yoshiaki ASAO , Masamichi SUZUKI
IPC分类号: H10B53/30
CPC分类号: H10B53/30
摘要: A storage device includes a first electrode, a second electrode, a first dielectric layer between the first and second electrodes and including oxygen and at least one of hafnium and zirconium, a second dielectric layer between the first electrode and the first dielectric layer, and an intermediate region between the first and second dielectric layers and in which a plurality of metallic portions are provided.
-
公开(公告)号:US20230320093A1
公开(公告)日:2023-10-05
申请号:US17929454
申请日:2022-09-02
申请人: Kioxia Corporation
发明人: Harumi SEKI , Masamichi SUZUKI , Reika TANAKA , Kensuke OTA , Yusuke HIGASHI
IPC分类号: H01L29/51 , H01L27/11582
CPC分类号: H01L27/11582 , H01L29/516
摘要: A semiconductor memory device according to an embodiment includes a stacked body in which a gate electrode layer and a first insulating layer are alternately stacked in a first direction, a semiconductor layer in the stacked body and extending in the first direction, a second insulating layer between the semiconductor layer and the stacked body, a third insulating layer provided between the second insulating layer and the stacked body, and a first layer between the second insulating layer and the third insulating layer. The first layer contains silicon and nitrogen and includes a first region between the gate electrode layer and the semiconductor layer and a second region between the first insulating layer and the semiconductor layer, the first region contains or does not contain fluorine, the second region contains fluorine, and a fluorine concentration of the second region is higher than a fluorine concentration of the first region.
-
公开(公告)号:US20220310170A1
公开(公告)日:2022-09-29
申请号:US17447594
申请日:2021-09-14
申请人: Kioxia Corporation
发明人: Reika TANAKA , Masumi SAITOH
摘要: A semiconductor memory device includes a semiconductor layer, a gate electrode, a gate insulating film disposed therebetween, first and second wirings connected to the semiconductor layer, and a third wiring connected to the gate electrode and is configured to execute a write operation, an erase operation, and a read operation. In the write operation, a write voltage of a first polarity is supplied between the third wiring and at least one of the first wiring or the second wiring. In the erase operation, an erase voltage of a second polarity is supplied between the third wiring and at least one of the first wiring or the second wiring. In the read operation, the write voltage or a voltage having a larger amplitude than that of the write voltage is supplied between the third wiring and at least one of the first wiring or the second wiring.
-
公开(公告)号:US20240363176A1
公开(公告)日:2024-10-31
申请号:US18638788
申请日:2024-04-18
申请人: Kioxia Corporation
CPC分类号: G11C16/3404 , G11C11/223 , G11C11/2275 , G11C16/0483 , G11C16/10 , G11C16/16 , H10B43/27 , H10B51/20
摘要: A semiconductor memory device of embodiments includes a semiconductor layer, a gate electrode layer, memory cells each including a gate insulating layer containing Si, O, and N, and a control circuit. The control circuit performs a write operation and an erase operation on the memory cells. The control circuit determine whether or not the number of times of execution of the erase operation on the memory cells has reached a predetermined number of times. When the number has reached the predetermined number of times, the control circuit perform first processing and second processing on the memory cells. The first processing applies a voltage with the same polarity as that in the write operation to the gate electrode layer with a pulse width larger than that in the write operation. The second processing applies a voltage with a polarity opposite to that in the write operation to the gate electrode layer.
-
公开(公告)号:US20220093152A1
公开(公告)日:2022-03-24
申请号:US17201114
申请日:2021-03-15
申请人: Kioxia Corporation
发明人: Reika TANAKA , Masumi SAITOH , Takashi MAEDA , Rieko FUNATSUKI , Hidehiro SHIGA
IPC分类号: G11C11/22 , H01L27/11597
摘要: According to one embodiment, a memory device includes: a third layer between first and a second layers above a substrate; a pillar being adjacent to the first to third layers and including a ferroelectric layer; a memory cell between the third layer and the pillar; and a circuit which executes a first operation for a programming, a second operation for an erasing using a first voltage, and a third operation of applying a second voltage between the third layer and the pillar. The first voltage has a first potential difference, the second voltage has a second potential difference smaller than the first potential difference. A potential of the third conductive layer is lower than a potential of the pillar in each of the first and second voltages. The third operation is executed between the first operation and the second operation.
-
公开(公告)号:US20210296326A1
公开(公告)日:2021-09-23
申请号:US17000545
申请日:2020-08-24
申请人: Kioxia Corporation
发明人: Tsunehiro INO , Akira TAKASHIMA , Reika TANAKA
IPC分类号: H01L27/1157 , H01L27/11565 , H01L27/11578
摘要: A semiconductor memory device of an embodiment includes: a semiconductor layer; a gate electrode layer; a first insulating layer provided between the semiconductor layer and the gate electrode layer; a second insulating layer provided between the first insulating layer and the gate electrode layer; and an intermediate layer provided between the first insulating layer and the second insulating layer, the intermediate layer containing a first crystal of a space group Pbca (space group number 61), a space group P42/nmc (space group number 137), or a space group R-3m (space group number 166), and the intermediate layer containing hafnium (Hf), oxygen (O), and nitrogen (N).
-
公开(公告)号:US20210089240A1
公开(公告)日:2021-03-25
申请号:US16803883
申请日:2020-02-27
申请人: KIOXIA CORPORATION
发明人: Reika TANAKA , Takayuki MIYAZAKI , Masumi SAITOH
IPC分类号: G06F3/06
摘要: A storage device includes a substrate, first wirings arranged in a first direction and extending in a second direction, second wirings arranged in the second direction and extending in the first direction, resistance portions between the first and second wirings, third wirings between the second wirings and the substrate, arranged in the second direction and extending in a third direction, semiconductor portions each connected to second and third wirings, a fourth wiring extending in the second direction and facing the semiconductor portions, insulating portions between the semiconductor portions and the fourth wiring, and a contact connected to each first wiring. The semiconductor portions include a first portion and a second portion closer to the contact, and a length in the second direction of an insulating portion between the first portion and the fourth wiring is greater than that of another insulating portion between the second portion and the fourth wiring.
-
-
-
-
-
-
-
-
-