Monitoring accesses of a thread to multiple memory controllers and selecting a thread processor for the thread based on the monitoring
    1.
    发明授权
    Monitoring accesses of a thread to multiple memory controllers and selecting a thread processor for the thread based on the monitoring 有权
    监视线程对多个内存控制器的访问,并根据监控为线程选择线程处理器

    公开(公告)号:US09575806B2

    公开(公告)日:2017-02-21

    申请号:US13538971

    申请日:2012-06-29

    IPC分类号: G06F9/46 G06F9/50

    摘要: A method of an aspect includes running a plurality of threads on a plurality of thread processors. Memory accesses, of a thread of the plurality that is running on a first thread processor of the plurality, are monitored to both a first memory through a first memory controller and a second memory through a second memory controller. A second thread processor of the plurality is selected for a thread based on the monitoring of the memory accesses of the thread to both the first memory and the second memory. Installation of the thread, for which the second thread processor was selected, is initiated on the second thread processor. Other methods, apparatus, and systems are also disclosed.

    摘要翻译: 一个方面的方法包括在多个线程处理器上运行多个线程。 在多个第一线程处理器上运行的多个线程的存储器访问通过第一存储器控制器和通过第二存储器控制器的第二存储器被监视到第一存储器。 基于对第一存储器和第二存储器两者的线程的存储器访问的监视,为线程选择多个第二线程处理器。 在第二线程处理器上启动安装了第二个线程处理器被选择的线程。 还公开了其它方法,装置和系统。

    MONITORING ACCESSES OF A THREAD TO MULTIPLE MEMORY CONTROLLERS AND SELECTING A THREAD PROCESSOR FOR THE THREAD BASED ON THE MONITORING
    2.
    发明申请
    MONITORING ACCESSES OF A THREAD TO MULTIPLE MEMORY CONTROLLERS AND SELECTING A THREAD PROCESSOR FOR THE THREAD BASED ON THE MONITORING 有权
    监控多个存储器控制器的螺纹连接,并根据监控选择螺纹螺纹加工器

    公开(公告)号:US20140007114A1

    公开(公告)日:2014-01-02

    申请号:US13538971

    申请日:2012-06-29

    IPC分类号: G06F9/46

    摘要: A method of an aspect includes running a plurality of threads on a plurality of thread processors. Memory accesses, of a thread of the plurality that is running on a first thread processor of the plurality, are monitored to both a first memory through a first memory controller and a second memory through a second memory controller. A second thread processor of the plurality is selected for a thread based on the monitoring of the memory accesses of the thread to both the first memory and the second memory. Installation of the thread, for which the second thread processor was selected, is initiated on the second thread processor. Other methods, apparatus, and systems are also disclosed.

    摘要翻译: 一个方面的方法包括在多个线程处理器上运行多个线程。 在多个第一线程处理器上运行的多个线程的存储器访问通过第一存储器控制器和通过第二存储器控制器的第二存储器被监视到第一存储器。 基于对第一存储器和第二存储器两者的线程的存储器访问的监视,为线程选择多个第二线程处理器。 在第二线程处理器上启动安装了第二个线程处理器被选择的线程。 还公开了其它方法,装置和系统。

    Buck converter power package
    3.
    发明授权
    Buck converter power package 有权
    降压转换器电源封装

    公开(公告)号:US08860194B2

    公开(公告)日:2014-10-14

    申请号:US13666854

    申请日:2012-11-01

    IPC分类号: H01L23/495

    摘要: One exemplary disclosed embodiment comprises a semiconductor package including a vertical conduction control transistor and a vertical conduction sync transistor. The vertical conduction control transistor may include a control source, a control gate, and a control drain that are all accessible from a bottom surface, thereby enabling electrical and direct surface mounting to a support surface. The vertical conduction sync transistor may include a sync drain on a top surface, which may be connected to a conductive clip that is coupled to the support surface. The conductive clip may also be thermally coupled to the control transistor. Accordingly, all terminals of the transistors are readily accessible through the support surface, and a power circuit, such as a buck converter power phase, may be implemented through traces of the support surface. Optionally, a driver IC may be integrated into the package, and a heatsink may be attached to the conductive clip.

    摘要翻译: 一个示例性的公开的实施例包括包括垂直导通控制晶体管和垂直导通同步晶体管的半导体封装。 垂直传导控制晶体管可以包括控制源,控制栅极和控制漏极,其都可从底表面接近,从而使电和直接表面安装到支撑表面。 垂直导通同步晶体管可以包括顶表面上的同步漏极,其可以连接到耦合到支撑表面的导电夹子。 导电夹子也可以热耦合到控制晶体管。 因此,晶体管的所有端子容易通过支撑表面接近,并且诸如降压转换器电源相的功率电路可以通过支撑表面的迹线来实现。 可选地,驱动器IC可以集成到封装中,并且散热器可以附接到导电夹子。

    Method and device for measurement compensation for inter-system reselection and handover in dual-mode terminal
    4.
    发明申请
    Method and device for measurement compensation for inter-system reselection and handover in dual-mode terminal 有权
    双模终端中系统间重选和切换的测量补偿方法和装置

    公开(公告)号:US20130301464A1

    公开(公告)日:2013-11-14

    申请号:US13979112

    申请日:2012-02-16

    IPC分类号: H04W48/18 H04W24/10

    摘要: Method and device for measurement compensation for inter-system reselection and handover in a dual-mode terminal are disclosed. The method comprises: a GSM physical layer reporting measured RSCP and Ec/No values of a 3G neighbor cell to a radio resource management layer with inter-layer primitives; the radio resource management layer receiving the inter-layer primitives carrying the RSCP and Ec/No values reported by the physical layer, and performing measurement compensation for the inter-layer primitives in the radio resource management layer. Since the measurement compensation is performed in the radio resource management layer of the terminal, the terminal preferably resides on 3G network when detecting the 3G network. It can be applied to measurement compensation for the inter-system reselection and handover when 2G and 3G mobile communication systems co-exist. The terminal is more easily retained on the network of one of the systems and allowed to make a priority selection of the networks.

    摘要翻译: 公开了用于双模终端中的系统间重选和切换的测量补偿的方法和装置。 该方法包括:GSM物理层向具有层间原语的无线资源管理层报告测量的RSCP和3G相邻小区的Ec / No值; 无线资源管理层接收携带由物理层报告的RSCP和Ec / No值的层间原语,并对无线资源管理层中的层间原语进行测量补偿。 由于在终端的无线资源管理层中进行测量补偿,所以在检测到3G网络时,终端优选地位于3G网络上。 当2G和3G移动通信系统共存时,可以应用于系统间重选和切换的测量补偿。 终端更容易保留在系统之一的网络上,并允许优先选择网络。

    Method for fabricating a shallow and narrow trench FETand related structures
    5.
    发明申请
    Method for fabricating a shallow and narrow trench FETand related structures 有权
    制造浅沟槽窄沟槽FET及相关结构的方法

    公开(公告)号:US20110284950A1

    公开(公告)日:2011-11-24

    申请号:US12800662

    申请日:2010-05-20

    IPC分类号: H01L29/78 H01L21/336

    摘要: Disclosed is a method for fabricating a shallow and narrow trench field-effect transistor (trench FET). The method includes forming a trench within a semiconductor substrate of a first conductivity type, the trench including sidewalls and a bottom portion. The method further includes forming a substantially uniform gate dielectric in the trench, and forming a gate electrode within said trench and over said gate dielectric. The method also includes doping the semiconductor substrate to form a channel region of a second conductivity type after forming the trench. In one embodiment, the doping step is performed after forming the gate dielectric and after forming the gate electrode. In another embodiment, the doping step is performed after forming the gate dielectric, but prior to forming the gate electrode. Structures formed by the invention's method are also disclosed.

    摘要翻译: 公开了一种制造浅沟槽场效应晶体管(沟槽FET)的方法。 该方法包括在第一导电类型的半导体衬底内形成沟槽,沟槽包括侧壁和底部。 该方法还包括在沟槽中形成基本上均匀的栅极电介质,以及在所述沟槽内和所述栅极电介质上方形成栅电极。 该方法还包括在形成沟槽之后掺杂半导体衬底以形成第二导电类型的沟道区。 在一个实施例中,在形成栅极电介质之后并在形成栅电极之后执行掺杂步骤。 在另一个实施例中,掺杂步骤在形成栅极电介质之后,但在形成栅电极之前进行。 还公开了通过本发明方法形成的结构。

    SLIDER HAVING ADJUSTED TRANSDUCER RECESSION AND METHOD OF ADJUSTING RECESSION
    8.
    发明申请
    SLIDER HAVING ADJUSTED TRANSDUCER RECESSION AND METHOD OF ADJUSTING RECESSION 有权
    具有调整传感器接收器的滑动器和调整方法

    公开(公告)号:US20070151094A1

    公开(公告)日:2007-07-05

    申请号:US11685429

    申请日:2007-03-13

    IPC分类号: G11B5/127 G11B5/187

    摘要: A method and apparatus are provided for adjusting recession of an element, such as a pole tip, in a transducer structure formed in a plurality of thin film layers on an edge of a slider. A pre-stressed structure is formed as part of the plurality of thin film layers on the edge of the slider. The pre-stressed structure has a level of material stress. The recession is measured relative to a bearing surface of the slider, and then the level of material stress is adjusted as a function of the measured to effect a corresponding change in the recession.

    摘要翻译: 提供一种方法和装置,用于调节在滑块的边缘上形成在多个薄膜层中的换能器结构中的元件(例如极尖)的凹陷。 在滑块的边缘上形成预应力结构作为多个薄膜层的一部分。 预应力结构具有材料应力水平。 相对于滑块的支承表面测量凹陷,然后根据所测量的材料应力的水平来调节以实现经济衰退的相应变化。

    Slider having adjusted transducer recession and method of adjusting recession
    9.
    发明申请
    Slider having adjusted transducer recession and method of adjusting recession 有权
    调整传感器衰退的滑块和调整衰退的方法

    公开(公告)号:US20050047017A1

    公开(公告)日:2005-03-03

    申请号:US10641282

    申请日:2003-08-14

    IPC分类号: G11B5/60

    摘要: A method and apparatus are provided for adjusting recession of an element, such as a pole tip, in a transducer structure formed in a plurality of thin film layers on an edge of a slider. A pre-stressed structure is formed as part of the plurality of thin film layers on the edge of the slider. The pre-stressed structure has a level of material stress. The recession is measured relative to a bearing surface of the slider, and then the level of material stress is adjusted as a function of the measured to effect a corresponding change in the recession.

    摘要翻译: 提供一种方法和装置,用于调节在滑块的边缘上形成在多个薄膜层中的换能器结构中的元件(例如极尖)的凹陷。 在滑块的边缘上形成预应力结构作为多个薄膜层的一部分。 预应力结构具有材料应力水平。 相对于滑块的支承表面测量凹陷,然后根据所测量的材料应力的水平来调节以实现经济衰退的相应变化。

    Semiconductor device including a voltage controlled termination structure and method for fabricating same
    10.
    发明授权
    Semiconductor device including a voltage controlled termination structure and method for fabricating same 有权
    包括电压控制终端结构的半导体器件及其制造方法

    公开(公告)号:US08698232B2

    公开(公告)日:2014-04-15

    申请号:US12655668

    申请日:2010-01-04

    IPC分类号: H01L29/78 H01L21/336

    摘要: According to one embodiment, a semiconductor device including a voltage controlled termination structure comprises an active area including a base region of a first conductivity type formed in a semiconductor body of a second conductivity type formed over a first major surface of a substrate of the second conductivity type, a termination region formed in the semiconductor body adjacent the active area and including the voltage controlled termination structure. The voltage controlled termination structure includes an electrode electrically connected to a terminal of the semiconductor device. In one embodiment, the electrode of the voltage controlled termination structure is electrically connected to a gate terminal of the semiconductor device. In one embodiment, the electrode of the voltage controlled termination structure is electrically connected to a source terminal of the semiconductor device.

    摘要翻译: 根据一个实施例,包括电压控制终端结构的半导体器件包括有源区,该有源区包括形成在第二导电类型的半导体本体中的第一导电类型的基极区,形成在第二导电性的衬底的第一主表面上 类型,形成在与有源区相邻的半导体本体中并且包括电压控制的端接结构的端接区。 电压控制终端结构包括电连接到半导体器件的端子的电极。 在一个实施例中,电压控制终端结构的电极电连接到半导体器件的栅极端子。 在一个实施例中,电压控制终端结构的电极电连接到半导体器件的源极端子。