SILICENE ELECTRONIC DEVICE
    1.
    发明申请

    公开(公告)号:US20210005731A1

    公开(公告)日:2021-01-07

    申请号:US17028205

    申请日:2020-09-22

    Abstract: A silicene electronic device includes a silicene material layer. The silicene material layer of the silicene electronic device has a 2D honeycomb structure of silicon atoms, is doped with at least one material of Group I, Group II, Group XVI, and Group XVII, and includes at least one of a p-type dopant region doped with a p-type dopant and an n-type dopant region doped with an n-type dopant. An electrode material layer including a material having a work function lower than the electron affinity of silicene is formed on the silicene material layer.

    THREE-DIMENSIONAL TRANSMON QUBIT APPARATUS

    公开(公告)号:US20210216899A1

    公开(公告)日:2021-07-15

    申请号:US16916832

    申请日:2020-06-30

    Abstract: Provided is a three-dimensional (3D) transmon qubit apparatus including a body portion, a driver, a transmon element disposed in an internal space of the body portion, a first tunable cavity module disposed in the internal space of the body, and comprising a first superconductive metal panel; and a second tunable cavity module disposed in the internal space of the body, and comprising a second superconductive metal panel, wherein the transmon element is disposed between the first superconductive metal panel and the second superconductive metal panel; wherein the first tunable cavity module and the second tunable cavity module are configured to adjust a distance between the first superconductive metal panel and the second superconductive metal panel, and wherein the driver is configured to tune a resonance frequency by adjusting a 3D cavity by adjusting the distance between the first superconductive metal panel and the second superconductive metal panel.

    METHOD OF FORMING MULTILAYER GRAPHENE STRUCTURE
    4.
    发明申请
    METHOD OF FORMING MULTILAYER GRAPHENE STRUCTURE 有权
    形成多层石墨结构的方法

    公开(公告)号:US20150214048A1

    公开(公告)日:2015-07-30

    申请号:US14309128

    申请日:2014-06-19

    Abstract: According to example embodiments, a method of forming a multilayer graphene structure includes forming a sacrificial layer on the growth substrate, growing a first graphene layer on the sacrificial layer using a chemical vapor deposition (CVD) method, and growing at least one more graphene layer on the growth substrate. The growing at least one more graphene layer includes removing at least a part of the sacrificial layer.

    Abstract translation: 根据示例性实施例,形成多层石墨烯结构的方法包括在生长衬底上形成牺牲层,使用化学气相沉积(CVD)方法在牺牲层上生长第一石墨烯层,并且生长至少一个以上石墨烯层 在生长底物上。 生长至少一个以上的石墨烯层包括去除牺牲层的至少一部分。

    QUBIT CHIP DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20240260487A1

    公开(公告)日:2024-08-01

    申请号:US18488645

    申请日:2023-10-17

    CPC classification number: H10N69/00

    Abstract: A qubit chip device includes: a substrate; a superconducting qubit on the substrate; and a readout circuit on the substrate and electrically connected to the superconducting qubit, the readout circuit including: a signal line on a surface of the substrate; a ground plate on the surface of the substrate, the ground plate including a pattern forming a coplanar waveguide along the signal line and offset from the signal line; and a conductive bridge embedded in the substrate and connecting two portions of the ground plate in a direction crossing the signal line.

    TRANSISTOR INCLUDING ELECTRIDE ELECTRODE

    公开(公告)号:US20210234016A1

    公开(公告)日:2021-07-29

    申请号:US17227456

    申请日:2021-04-12

    Abstract: Provided are transistors including an electride electrode. The transistor includes a substrate, a source region and a drain region doped with ions of different polarity from the substrate in a surface of the substrate, a source electrode and a drain electrode including an electride material on the source region and the drain region, a gate insulating layer surrounding the source electrode and a drain electrode on the substrate, and a gate electrode between the source electrode and the drain electrode on the substrate. The source electrode and the drain electrode have an ohmic contact with the substrate.

    MULTI-QUBIT DEVICE AND QUANTUM COMPUTER INCLUDING THE SAME

    公开(公告)号:US20170186934A1

    公开(公告)日:2017-06-29

    申请号:US15388668

    申请日:2016-12-22

    CPC classification number: H01L39/223 G06N99/002 H01L27/18

    Abstract: Multi-qubit devices and quantum computers including the same are provided. The multi-qubit device may include a first layer including a plurality of qubits; a second layer that is disposed on the first layer, and comprises a plurality of flux generating elements that apply flux to the plurality of qubits, a plurality of wire patterns that provide current to the plurality of flux generating elements, and a plurality of plugs that are disposed perpendicular to the plurality of flux generating elements and the plurality of wire patterns and interconnect the plurality of flux generating elements and the plurality of wire patterns. Each of the plurality of flux generating elements may be integrated with a corresponding one of the plurality of wire patterns and a corresponding one of the plurality of plugs.

    QUANTUM COMPUTING DEVICE AND SYSTEM

    公开(公告)号:US20210328127A1

    公开(公告)日:2021-10-21

    申请号:US17227661

    申请日:2021-04-12

    Abstract: Provided is a quantum computing device and system. The quantum computing device includes a first qubit chip, a readout cavity structure surrounding a first end part of the first qubit chip, and a storage cavity structure surrounding a second end part of the first qubit chip, wherein the first qubit chip includes a first readout antenna disposed within the readout cavity structure, a first storage antenna disposed in the storage cavity structure, and a first qubit element provided between the first readout antenna and the first storage antenna, and wherein the first qubit element is disposed between the readout cavity structure and the storage cavity structure.

Patent Agency Ranking