-
公开(公告)号:US20140242770A1
公开(公告)日:2014-08-28
申请号:US13773635
申请日:2013-02-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuang-Hung Huang , Jie-Ning Yang , Yao-Chang Wang , Chi-Sheng Tseng , Po-Jui Liao , Shih-Chang Chang
IPC: H01L29/66
CPC classification number: H01L29/66545 , H01L21/76801 , H01L21/76834 , H01L29/4966 , H01L29/517 , H01L29/6653
Abstract: A semiconductor process includes the following step. A stacked structure is formed on a substrate. A contact etch stop layer is formed to cover the stacked structure and the substrate. A material layer is formed on the substrate and exposes a top part of the contact etch stop layer covering the stacked structure. The top part is redressed.
Abstract translation: 半导体工艺包括以下步骤。 在基板上形成层叠结构。 形成接触蚀刻停止层以覆盖层叠结构和基板。 在衬底上形成材料层并暴露覆盖层叠结构的接触蚀刻停止层的顶部。 顶部被纠正。
-
公开(公告)号:US09331161B1
公开(公告)日:2016-05-03
申请号:US14554068
申请日:2014-11-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chi-Ju Lee , Yao-Chang Wang , Nien-Ting Ho , Chi-Mao Hsu , Kuan-Cheng Su , Main-Gwo Chen , Hsiao-Kwang Yang , Fang-Hong Yao , Sheng-Huei Dai , Tzung-Lin Li
IPC: H01L21/02 , H01L29/423 , H01L29/49 , H01L29/51 , H01L21/28
CPC classification number: H01L29/42376 , H01L21/02178 , H01L21/02186 , H01L21/02194 , H01L21/02244 , H01L21/02255 , H01L21/28079 , H01L21/28088 , H01L29/4958 , H01L29/4966 , H01L29/513 , H01L29/517 , H01L29/518 , H01L29/66545 , H01L29/6659 , H01L29/78
Abstract: The present invention provides a metal gate structure which is formed in a trench of a dielectric layer. The metal gate structure includes a work function metal layer and a metal layer. The work function metal layer is disposed in the trench and comprises a bottom portion and a side portion, wherein a ratio between a thickness of the bottom portion and a thickness of the side portion is between 2 and 5. The trench is filled with the metal layer. The present invention further provides a method of forming the metal gate structure.
Abstract translation: 本发明提供了形成在电介质层的沟槽中的金属栅极结构。 金属栅极结构包括功函数金属层和金属层。 工作功能金属层设置在沟槽中,并且包括底部和侧部,其中底部的厚度和侧部的厚度之间的比率在2-5之间。沟槽填充有金属 层。 本发明还提供一种形成金属栅极结构的方法。
-
公开(公告)号:US09240459B2
公开(公告)日:2016-01-19
申请号:US13773635
申请日:2013-02-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuang-Hung Huang , Jie-Ning Yang , Yao-Chang Wang , Chi-Sheng Tseng , Po-Jui Liao , Shih-Chang Chang
IPC: H01L29/66 , H01L21/768 , H01L29/49 , H01L29/51
CPC classification number: H01L29/66545 , H01L21/76801 , H01L21/76834 , H01L29/4966 , H01L29/517 , H01L29/6653
Abstract: A semiconductor process includes the following step. A stacked structure is formed on a substrate. A contact etch stop layer is formed to cover the stacked structure and the substrate. A material layer is formed on the substrate and exposes a top part of the contact etch stop layer covering the stacked structure. The top part is redressed.
Abstract translation: 半导体工艺包括以下步骤。 在基板上形成层叠结构。 形成接触蚀刻停止层以覆盖层叠结构和基板。 在衬底上形成材料层并暴露覆盖层叠结构的接触蚀刻停止层的顶部。 顶部被纠正。
-
公开(公告)号:US20130307084A1
公开(公告)日:2013-11-21
申请号:US13949230
申请日:2013-07-24
Applicant: United Microelectronics Corp.
Inventor: Chun-Mao Chiou , Ti-Bin Chen , Tsung-Min Kuo , Shyan-Liang Chou , Yao-Chang Wang , Chi-Sheng Tseng , Jie-Ning Yang , Po-Jui Liao
IPC: H01L27/06
CPC classification number: H01L27/0629
Abstract: A method of manufacturing a resistor integrated with a transistor having metal gate includes providing a substrate having a transistor region and a resistor region defined thereon, a transistor is positioned in the transistor region and a resistor is positioned in the resistor region; forming a dielectric layer exposing tops of the transistor and the resistor on the substrate; performing a first etching process to remove portions of the resistor to form two first trenches respectively at two opposite ends of the resistor; forming a patterned protecting layer in the resistor region; performing a second etching process to remove a dummy gate of the transistor to form a second trench in the transistor region; and forming a metal layer filling the first trenches and the second trench.
Abstract translation: 一种制造与具有金属栅极的晶体管集成的电阻器的方法包括提供具有晶体管区域和限定在其上的电阻器区域的衬底,晶体管位于晶体管区域中,并且电阻器位于电阻器区域中; 形成暴露所述晶体管顶部和所述基板上的所述电阻器的电介质层; 执行第一蚀刻工艺以去除电阻器的部分以分别在电阻器的两个相对端处形成两个第一沟槽; 在所述电阻器区域中形成图案化保护层; 执行第二蚀刻工艺以去除晶体管的伪栅极以在晶体管区域中形成第二沟槽; 以及形成填充所述第一沟槽和所述第二沟槽的金属层。
-
公开(公告)号:US20160126331A1
公开(公告)日:2016-05-05
申请号:US14554068
申请日:2014-11-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chi-Ju Lee , Yao-Chang Wang , Nien-Ting Ho , Chi-Mao Hsu , Kuan-Cheng Su , Main-Gwo Chen , Hsiao-Kwang Yang , Fang-Hong Yao , Sheng-Huei Dai , Tzung-Lin Li
IPC: H01L29/423 , H01L21/02 , H01L21/28 , H01L29/49 , H01L29/51
CPC classification number: H01L29/42376 , H01L21/02178 , H01L21/02186 , H01L21/02194 , H01L21/02244 , H01L21/02255 , H01L21/28079 , H01L21/28088 , H01L29/4958 , H01L29/4966 , H01L29/513 , H01L29/517 , H01L29/518 , H01L29/66545 , H01L29/6659 , H01L29/78
Abstract: The present invention provides a metal gate structure which is formed in a trench of a dielectric layer. The metal gate structure includes a work function metal layer and a metal layer. The work function metal layer is disposed in the trench and comprises a bottom portion and a side portion, wherein a ratio between a thickness of the bottom portion and a thickness of the side portion is between 2 and 5. The trench is filled with the metal layer. The present invention further provides a method of forming the metal gate structure.
Abstract translation: 本发明提供了形成在电介质层的沟槽中的金属栅极结构。 金属栅极结构包括功函数金属层和金属层。 工作功能金属层设置在沟槽中,并且包括底部和侧部,其中底部的厚度和侧部的厚度之间的比率在2-5之间。沟槽填充有金属 层。 本发明还提供一种形成金属栅极结构的方法。
-
6.
公开(公告)号:US08692334B2
公开(公告)日:2014-04-08
申请号:US13949230
申请日:2013-07-24
Applicant: United Microelectronics Corp.
Inventor: Chun-Mao Chiou , Ti-Bin Chen , Tsung-Min Kuo , Shyan-Liang Chou , Yao-Chang Wang , Chi-Sheng Tseng , Jie-Ning Yang , Po-Jui Liao
IPC: H01L21/70
CPC classification number: H01L27/0629
Abstract: A method of manufacturing a resistor integrated with a transistor having metal gate includes providing a substrate having a transistor region and a resistor region defined thereon, a transistor is positioned in the transistor region and a resistor is positioned in the resistor region; forming a dielectric layer exposing tops of the transistor and the resistor on the substrate; performing a first etching process to remove portions of the resistor to form two first trenches respectively at two opposite ends of the resistor; forming a patterned protecting layer in the resistor region; performing a second etching process to remove a dummy gate of the transistor to form a second trench in the transistor region; and forming a metal layer filling the first trenches and the second trench.
Abstract translation: 一种制造与具有金属栅极的晶体管集成的电阻器的方法包括提供具有晶体管区域和限定在其上的电阻器区域的衬底,晶体管位于晶体管区域中,并且电阻器位于电阻器区域中; 形成暴露所述晶体管顶部和所述基板上的所述电阻器的电介质层; 执行第一蚀刻工艺以去除电阻器的部分以分别在电阻器的两个相对端处形成两个第一沟槽; 在所述电阻器区域中形成图案化保护层; 执行第二蚀刻工艺以去除晶体管的伪栅极以在晶体管区域中形成第二沟槽; 以及形成填充所述第一沟槽和所述第二沟槽的金属层。
-
-
-
-
-