Block transformation coding and decoding system with offset block
division
    1.
    发明授权
    Block transformation coding and decoding system with offset block division 失效
    具有偏移块分段的块变换编码和解码系统

    公开(公告)号:US5177797A

    公开(公告)日:1993-01-05

    申请号:US496006

    申请日:1990-03-20

    CPC分类号: H04N19/60 H04N19/30

    摘要: An image data coding system, wherein an image data in a bit map form is divided into first and second groups, pixels in each group of which are distributed over the whole area of the image data in the bit map form. First and second coders respectively code the first and second groups of image data into first and second groups of coded image data. The first and second groups of image data in the original image data are respectively input into first and second memories, respectively. Blocks of the first group of image data are supplied to the first coder at first times, respectively, and blocks of the second group of image data are supplied to the second coder at second times, respectively. Boundaries of the blocks in the first group of image data are located in different positions from boundaries of the blocks in the second group of image data, and the first times are different from the second times. In the receiver side, first and second decoders respectively decode the above first and second groups of coded image data into first and second groups of decoded image data. By composing the first and second groups of decoded image data, the original image data in the bit map form is restored.

    摘要翻译: 一种图像数据编码系统,其中位图形式的图像数据被划分为第一组和第二组,每组中的像素以位图形式分布在图像数据的整个区域上。 第一和第二编码器分别将第一和第二组图像数据编码为第一组和第二组编码图像数据。 分别将原始图像数据中的第一组图像数据和第二组图像数据分别输入到第一和第二存储器中。 第一组图像数据的块分别在第一次被提供给第一编码器,并且第二组图像数据的块分别在第二次被提供给第二编码器。 第一组图像数据中的块的边界位于与第二组图像数据中的块的边界不同的位置,并且第一次与第二次不同。 在接收机侧,第一和第二解码器分别将上述第一组和第二组编码图像数据解码为第一组和第二组解码图像数据。 通过构成第一组和第二组解码图像数据,恢复位图形式中的原始图像数据。

    Moving image coding apparatus and moving image decoding apparatus
    2.
    发明授权
    Moving image coding apparatus and moving image decoding apparatus 失效
    运动图像编码装置和运动图像解码装置

    公开(公告)号:US5327173A

    公开(公告)日:1994-07-05

    申请号:US655359

    申请日:1991-02-19

    摘要: A moving image coding apparatus comprises: an intraframe coding circuit for carrying out band compression of moving image data by intraframe coding; an interframe coding circuit for carrying out band compression of moving image data by interframe coding; a block division circuit for dividing data in each frame into a plurality of blocks each of which includes a predetermined number of pixels; and a coding switch circuit for switching a coding operation which is carried out in the coder, so that coding is carried out by the intraframe coding circuit for moving image data of a predetermined portion of pixels in each of the plurality of blocks, and coding is carried out by the interframe coding circuit for moving image data of a remaining portion of pixels in each of the plurality of blocks. A moving image decoding apparatus comprises: an interframe decoding circuit for decoding moving image data which is band compressed by interframe coding; an intraframe decoding circuit for decoding moving image data which is band compressed by intraframe coding; and a decoding switch circuit for switching a decoding operation which is carried out in the decoder, so that decoding is carried out by the intraframe decoding circuit when moving image data which is band compressed by intraframe coding is input, and decoding is carried out by the interframe decoding circuit when moving image data which is band compressed by interframe coding is input.

    摘要翻译: PCT No.PCT / JP90 / 00799 Sec。 371日期1991年2月19日 102(e)1991年2月19日PCT申请1990年6月19日PCT公布。 WO90 / 16130 PCT出版物 日期:1990年12月27日。运动图像编码装置包括:帧内编码电路,用于通过帧内编码对运动图像数据进行带宽压缩; 帧间编码电路,用于通过帧间编码进行运动图像数据的频带压缩; 块分割电路,用于将每帧中的数据分成多个块,每个块包括预定数量的像素; 以及用于切换在编码器中执行的编码操作的编码开关电路,使得通过帧内编码电路进行编码,以移动多个块中每个块中的预定部分像素的图像数据,并且编码是 由帧间编码电路执行,用于移动多个块中每个块中的剩余部分像素的图像数据。 一种运动图像解码装置,包括:帧间解码电路,用于对通过帧间编码进行频带压缩的运动图像数据进行解码; 一个帧内解码电路,用于对通过帧内编码进行频带压缩的运动图像数据进行解码; 以及用于切换在解码器中执行的解码操作的解码开关电路,使得当通过帧内编码进行了频带压缩的运动图像数据被输入时,通过帧内解码电路进行解码,并且解码由 输入通过帧间编码进行频带压缩的图像数据的帧间解码电路。

    Digital phase-looked loop circuit
    3.
    发明授权
    Digital phase-looked loop circuit 失效
    数字相位环路电路

    公开(公告)号:US5572157A

    公开(公告)日:1996-11-05

    申请号:US21854

    申请日:1993-02-24

    CPC分类号: H03L7/10 H03L7/093

    摘要: Count pulses CTP from a counter 15 are supplied to a phase detector 3 through a two-frequency-divider 17 to produce measurement data N.sub.1 representing a difference in phase from a synchronized peak pulses PK. In a subtractor 4, the measurement data N.sub.1 is compensated with error data Ne from a register 13 in order to reduce the number of steady-state phase errors. An internal phase error .DELTA.N produced by the subtractor 4 is supplied to an LPF 5, undergoing compensation processing in a digital filter 7 thereof. The LPF 5 also includes a phase compensator 6 and a period compensator 8 for compensating a control delay experience by the internal phase error .DELTA.N in the digital filter 7. An integer part OPD1 of counter oscillation period data OPD output by the LPF 5 is used for determining an oscillation period of a counter 15 whereas a fraction part OPD2 thereof is accumulated in a register 12 through an adder 11. An error accumulated in a register 12 is transferred to a register 13 and stored therein as error data Ne. Accordingly, the acquisition time is shortened and the number of steady-state errors is also reduced as well.

    摘要翻译: 来自计数器15的计数脉冲CTP通过双分频器17被提供给相位检测器3,以产生表示与同步峰值脉冲PK相位相差的测量数据N1。 在减法器4中,为了减少稳态相位误差的数量,从寄存器13补偿测量数据N1的误差数据Ne。 由减法器4产生的内部相位误差DELTA N被提供给在其数字滤波器7中进行补偿处理的LPF5。 LPF5还包括相位补偿器6和周期补偿器8,用于通过数字滤波器7中的内相位误差DELTA N补偿控制延迟体验。使用由LPF 5输出的计数器振荡周期数据OPD的整数部分OPD1 用于确定计数器15的振荡周期,而其分数部分OPD2通过加法器11积累在寄存器12中。寄存器12中累积的误差被传送到寄存器13并作为误差数据Ne存储。 因此,采集时间缩短,稳态误差的数量也减少。

    Digital phase-locked loop circuit
    5.
    发明授权
    Digital phase-locked loop circuit 失效
    数字锁相环电路

    公开(公告)号:US5841303A

    公开(公告)日:1998-11-24

    申请号:US742678

    申请日:1996-10-31

    CPC分类号: H03L7/10 H03L7/093

    摘要: Count pulses CTP from a counter 15 are supplied to a phase detector 3 through a two-frequency-divider 17 to produce measurement data N.sub.1 representing a difference in phase from a synchronized peak pulses PK. In a subtractor 4, the measurement data N.sub.1 is compensated with error data Ne from a register 13 in order to reduce the number of steady-state phase errors. An internal phase error .DELTA.N produced by the subtractor 4 is supplied to an LPF 5, undergoing compensation processing in a digital filter 7 thereof. The LPF 5 also includes a phase compensator 6 and a period compensator for compensating a control delay experience by the internal phase error .DELTA.N in the digital filter 7. An integer part OPD1 of counter oscillation period data OPD output by the LPF 5 is used for determining an oscillation period of a counter 15 whereas a fraction part OPD2 thereof is accumulated in a register 12 through an adder 11. An error accumulated in a register 12 is transferred to a register 13 and stored therein as error data Ne. Accordingly, the acquisition time is shortened and the number of steady-state errors is also reduced as well.

    摘要翻译: 来自计数器15的计数脉冲CTP通过双分频器17被提供给相位检测器3,以产生表示与同步峰值脉冲PK相位相差的测量数据N1。 在减法器4中,为了减少稳态相位误差的数量,从寄存器13补偿测量数据N1的误差数据Ne。 由减法器4产生的内部相位误差DELTA N被提供给在其数字滤波器7中进行补偿处理的LPF 5。 LPF5还包括相位补偿器6和周期补偿器,用于通过数字滤波器7中的内部相位误差DELTA N来补偿控制延迟体验。由LPF 5输出的计数器振荡周期数据OPD的整数部分OPD1用于 确定计数器15的振荡周期,而其分数部分OPD2通过加法器11积累在寄存器12中。寄存器12中累积的误差被传送到寄存器13并存储在其中作为误差数据Ne。 因此,采集时间缩短,稳态误差的数量也减少。

    Video signal receiver with level limited output
    6.
    发明授权
    Video signal receiver with level limited output 失效
    具有电平有限输出的视频信号接收器

    公开(公告)号:US06483549B2

    公开(公告)日:2002-11-19

    申请号:US10040199

    申请日:2001-10-23

    IPC分类号: H04N514

    CPC分类号: H04N5/21 H04N5/20 H04N9/646

    摘要: A video signal processing apparatus includes a receiver receiving an incoming video signal and producing an output video signal in response thereto, a limit setup unit setting up at least one of an upper limit value and a lower limit value for the output video signal, and a limiter supplied with the output video signal from the receiver and further with at least one of the upper limit value and the lower limit value from the limit setup unit, wherein the limiter limits a level of the output video signal produced by the receiver, by comparing the level of the output video signal according to any of the upper limit value and the lower limit value.

    摘要翻译: 视频信号处理装置包括接收输入视频信号并响应于此产生输出视频信号的接收机,设置输出视频信号的上限值和下限值中的至少一个的限制设置单元,以及 限幅器提供来自接收器的输出视频信号,并且进一步具有来自限制设置单元的上限值和下限值中的至少一个,其中限幅器通过比较来限制由接收器产生的输出视频信号的电平 根据任何上限值和下限值的输出视频信号的电平。

    Video signal receiver with level limited output
    7.
    发明授权
    Video signal receiver with level limited output 失效
    具有电平有限输出的视频信号接收器

    公开(公告)号:US06317163B1

    公开(公告)日:2001-11-13

    申请号:US09183372

    申请日:1998-10-30

    IPC分类号: H04N514

    CPC分类号: H04N5/21 H04N5/20 H04N9/646

    摘要: A video signal processing apparatus includes a receiver receiving an incoming video signal and producing an output video signal in response thereto, a limit setup unit setting up at least one of an upper limit value and a lower limit value for the output video signal, and a limiter supplied with the output video signal from the receiver and further with at least one of the upper limit value and the lower limit value from the limit setup unit, wherein the limiter limits a level of the output video signal produced by the receiver, by comparing the level of the output video signal according to any of the upper limit value and the lower limit value.

    摘要翻译: 视频信号处理装置包括接收输入视频信号并响应于此产生输出视频信号的接收机,设置输出视频信号的上限值和下限值中的至少一个的限制设置单元,以及 限幅器提供来自接收器的输出视频信号,并且进一步具有来自限制设置单元的上限值和下限值中的至少一个,其中限幅器通过比较来限制由接收器产生的输出视频信号的电平 根据任何上限值和下限值的输出视频信号的电平。

    Video signal receiver with level limited output

    公开(公告)号:US06490004B2

    公开(公告)日:2002-12-03

    申请号:US10040200

    申请日:2001-10-23

    IPC分类号: H04N514

    CPC分类号: H04N5/21 H04N5/20 H04N9/646

    摘要: A video signal processing apparatus includes a receiver receiving an incoming video signal and producing an output video signal in response thereto, a limit setup unit setting up at least one of an upper limit value and a lower limit value for the output video signal, and a limiter supplied with the output video signal from the receiver and further with at least one of the upper limit value and the lower limit value from the limit setup unit, wherein the limiter limits a level of the output video signal produced by the receiver, by comparing the level of the output video signal according to any of the upper limit value and the lower limit value.