Stack structure of semiconductor packages and method for fabricating the stack structure
    1.
    发明授权
    Stack structure of semiconductor packages and method for fabricating the stack structure 有权
    半导体封装的堆叠结构和制造堆叠结构的方法

    公开(公告)号:US07855443B2

    公开(公告)日:2010-12-21

    申请号:US11732853

    申请日:2007-04-04

    IPC分类号: H01L23/02

    摘要: A stack structure of semiconductor packages and a method for fabricating the stack structure are provided. A plurality of electrical connection pads and dummy pads are formed on a surface of a substrate of an upper semiconductor package and at positions corresponding to those around an encapsulant of a lower semiconductor package. Solder balls are implanted to the electrical connection pads and the dummy pads. The upper semiconductor package is mounted on the lower semiconductor package. The upper semiconductor package is electrically connected to the lower semiconductor package by the solder balls implanted to the electrical connection pads, and the encapsulant of the lower semiconductor package is surrounded and confined by the solder balls implanted to the dummy pads. Thereby, the upper semiconductor package is properly and securely positioned on the lower semiconductor package, without the occurrence of misalignment between the upper and lower semiconductor packages.

    摘要翻译: 提供半导体封装的堆叠结构以及制造叠层结构的方法。 在上半导体封装的衬底的表面上和与下半导体封装的密封剂周围的位置对应的位置处形成多个电连接焊盘和虚拟焊盘。 将焊球植入电连接焊盘和虚拟焊盘。 上半导体封装安装在下半导体封装上。 上半导体封装通过注入电连接焊盘的焊球电连接到下半导体封装,并且下半导体封装的密封剂被植入到虚拟焊盘中的焊球围绕并限制。 因此,上半导体封装被适当且牢固地定位在下半导体封装上,而不会发生上下半导体封装之间的未对准。

    METHOD FOR FABRICATING STACK STRUCTURE OF SEMICONDUCTOR PACKAGES
    2.
    发明申请
    METHOD FOR FABRICATING STACK STRUCTURE OF SEMICONDUCTOR PACKAGES 有权
    用于制作半导体封装的堆叠结构的方法

    公开(公告)号:US20110070697A1

    公开(公告)日:2011-03-24

    申请号:US12955256

    申请日:2010-11-29

    IPC分类号: H01L21/48

    摘要: A stack structure of semiconductor packages and a method for fabricating the stack structure are provided. A plurality of electrical connection pads and dummy pads are formed on a surface of a substrate of an upper semiconductor package and at positions corresponding to those around an encapsulant of a lower semiconductor package. Solder balls are implanted to the electrical connection pads and the dummy pads. The upper semiconductor package is mounted on the lower semiconductor package. The upper semiconductor package is electrically connected to the lower semiconductor package by the solder balls implanted to the electrical connection pads, and the encapsulant of the lower semiconductor package is surrounded and confined by the solder balls implanted to the dummy pads. Thereby, the upper semiconductor package is properly and securely positioned on the lower semiconductor package, without the occurrence of misalignment between the upper and lower semiconductor packages.

    摘要翻译: 提供半导体封装的堆叠结构以及制造叠层结构的方法。 在上半导体封装的衬底的表面上和与下半导体封装的密封剂周围的位置相对应的位置处形成多个电连接焊盘和虚拟焊盘。 将焊球植入电连接焊盘和虚拟焊盘。 上半导体封装安装在下半导体封装上。 上半导体封装通过注入电连接焊盘的焊球电连接到下半导体封装,并且下半导体封装的密封剂被植入到虚拟焊盘中的焊球围绕并限制。 因此,上半导体封装被适当且牢固地定位在下半导体封装上,而不会发生上下半导体封装之间的未对准。

    Method for fabricating stack structure of semiconductor packages
    3.
    发明授权
    Method for fabricating stack structure of semiconductor packages 有权
    制造半导体封装的堆叠结构的方法

    公开(公告)号:US08420521B2

    公开(公告)日:2013-04-16

    申请号:US12955256

    申请日:2010-11-29

    IPC分类号: H01L21/44

    摘要: A stack structure of semiconductor packages and a method for fabricating the stack structure are provided. A plurality of electrical connection pads and dummy pads are formed on a surface of a substrate of an upper semiconductor package and at positions corresponding to those around an encapsulant of a lower semiconductor package. Solder balls are implanted to the electrical connection pads and the dummy pads. The upper semiconductor package is mounted on the lower semiconductor package. The upper semiconductor package is electrically connected to the lower semiconductor package by the solder balls implanted to the electrical connection pads, and the encapsulant of the lower semiconductor package is surrounded and confined by the solder balls implanted to the dummy pads. Thereby, the upper semiconductor package is properly and securely positioned on the lower semiconductor package, without the occurrence of misalignment between the upper and lower semiconductor packages.

    摘要翻译: 提供半导体封装的堆叠结构以及制造叠层结构的方法。 在上半导体封装的衬底的表面上和与下半导体封装的密封剂周围的位置对应的位置处形成多个电连接焊盘和虚拟焊盘。 将焊球植入电连接焊盘和虚拟焊盘。 上半导体封装安装在下半导体封装上。 上半导体封装通过注入电连接焊盘的焊球电连接到下半导体封装,并且下半导体封装的密封剂被植入到虚拟焊盘中的焊球围绕并限制。 因此,上半导体封装被适当且牢固地定位在下半导体封装上,而不会发生上下半导体封装之间的未对准。

    Stack structure of semiconductor packages and method for fabricating the stack structure
    4.
    发明申请
    Stack structure of semiconductor packages and method for fabricating the stack structure 有权
    半导体封装的堆叠结构和制造堆叠结构的方法

    公开(公告)号:US20070246811A1

    公开(公告)日:2007-10-25

    申请号:US11732853

    申请日:2007-04-04

    IPC分类号: H01L23/02 H01L21/00

    摘要: A stack structure of semiconductor packages and a method for fabricating the stack structure are provided. A plurality of electrical connection pads and dummy pads are formed on a surface of a substrate of an upper semiconductor package and at positions corresponding to those around an encapsulant of a lower semiconductor package. Solder balls are implanted to the electrical connection pads and the dummy pads. The upper semiconductor package is mounted on the lower semiconductor package. The upper semiconductor package is electrically connected to the lower semiconductor package by the solder balls implanted to the electrical connection pads, and the encapsulant of the lower semiconductor package is surrounded and confined by the solder balls implanted to the dummy pads. Thereby, the upper semiconductor package is properly and securely positioned on the lower semiconductor package, without the occurrence of misalignment between the upper and lower semiconductor packages.

    摘要翻译: 提供半导体封装的堆叠结构以及制造叠层结构的方法。 在上半导体封装的衬底的表面上和与下半导体封装的密封剂周围的位置对应的位置处形成多个电连接焊盘和虚拟焊盘。 将焊球植入电连接焊盘和虚拟焊盘。 上半导体封装安装在下半导体封装上。 上半导体封装通过注入电连接焊盘的焊球电连接到下半导体封装,并且下半导体封装的密封剂被植入到虚拟焊盘中的焊球围绕并限制。 因此,上半导体封装被适当且牢固地定位在下半导体封装上,而不会发生上下半导体封装之间的未对准。