-
公开(公告)号:US20240332290A1
公开(公告)日:2024-10-03
申请号:US18129700
申请日:2023-03-31
Applicant: Intel Corporation
Inventor: Shao-Ming Koh , Patrick Morrow , Nikhil Mehta , Leonard Guler , Sudipto Naskar , Alison Davis , Dan Lavric , Matthew Prince , Jeanne Luce , Charles Wallace , Cortnie Vogelsberg , Rajaram Pai , Caitlin Kilroy , Jojo Amonoo , Sean Pursel , Yulia Gotlib
IPC: H01L27/088 , H01L21/033 , H01L21/3213 , H01L29/06 , H01L29/423 , H01L29/775
CPC classification number: H01L27/088 , H01L21/0332 , H01L21/32139 , H01L29/0673 , H01L29/42392 , H01L29/775
Abstract: Transistor structures comprising a gate electrode, or “gate,” that is self-aligned to underlying channel material. A mask material employed for patterning the channel material is further employed to define a cap of mask material having a larger width that protects a portion of gate material during a gate etch. The cap is therefore self-aligned to the channel material so that an amount by which a gate material extends laterally beyond the channel material is ensured to be symmetrical about a centerline of the channel material.
-
公开(公告)号:US20220413376A1
公开(公告)日:2022-12-29
申请号:US17358446
申请日:2021-06-25
Applicant: Intel Corporation
Inventor: Leonard Guler , Tahir Ghani , Charles Wallace , Hossam Abdallah , Dario Farias , Tsuan-Chung Chang , Chia-Ho Tsai , Chetana Singh , Desalegne Teweldebrhan , Robert Joachim , Shengsi Liu
IPC: G03F1/22 , G03F7/20 , H01L21/033 , H01L21/311
Abstract: Techniques for improved extreme ultraviolet (EUV) patterning using assist features, related transistor structures, integrated circuits, and systems, are disclosed. A number of semiconductor fins and assist features are patterned into a semiconductor substrate using EUV. The assist features increase coverage of absorber material in the EUV mask, thereby reducing bright field defects in the EUV patterning. The semiconductor fins and assist features are buried in fill material and a mask is patterned that exposes the assist features and covers the semiconductor fins. The exposed assist features are partially removed and the protected active fins are ultimately used in transistor devices.
-
公开(公告)号:US12131991B2
公开(公告)日:2024-10-29
申请号:US17671543
申请日:2022-02-14
Applicant: Intel Corporation
Inventor: Manish Chandhok , Leonard Guler , Paul Nyhus , Gobind Bisht , Jonathan Laib , David Shykind , Gurpreet Singh , Eungnak Han , Noriyuki Sato , Charles Wallace , Jinnie Aloysius
IPC: H01L21/768 , H01L23/522 , H01L23/528 , H01L29/417 , H01L29/423
CPC classification number: H01L23/5226 , H01L21/76802 , H01L21/76877 , H01L21/76885 , H01L23/5283 , H01L29/41725 , H01L29/4232
Abstract: An integrated circuit interconnect structure includes a first metallization level including a first metal line having a first sidewall and a second sidewall extending a length in a first direction. A second metal line is adjacent to the first metal line and a dielectric is between the first metal line and the second metal line. A second metallization level is above the first metallization level where the second metallization level includes a third metal line extending a length in a second direction orthogonal to the first direction. The third metal line extends over the first metal line and the second metal line but not beyond the first sidewall. A conductive via is between the first metal line and the third metal line where the conductive via does not extend beyond the first sidewall or beyond the second sidewall.
-
公开(公告)号:US20230320057A1
公开(公告)日:2023-10-05
申请号:US17711875
申请日:2022-04-01
Applicant: Intel Corporation
Inventor: Clifford Ong , Leonard Guler , Mohit Haran , Smita Shridharan , Reken Patel , Charles Wallace , Chanaka Munasinghe , Pratik Patel
IPC: H01L27/11 , H01L27/02 , G11C11/412 , H01L21/768 , H01L23/522 , H01L29/423
CPC classification number: H01L27/1104 , H01L27/0207 , G11C11/412 , H01L21/76877 , H01L23/5226 , H01L29/42392
Abstract: Integrated circuit (IC) devices include transistors with gate, source and drain contact metallization, some of which are jumpered together by a metallization that is recessed below a height of other metallization that is not jumpered. The jumper metallization may provide a local interconnect between terminals of one transistor or adjacent transistors, for example between a gate of one transistor and a source/drain of another transistor. The jumper metallization may not induce the same pitch constraints faced by interconnect line metallization levels employed for more general interconnection. In some examples, a static random-access memory (SRAM) bit-cell includes a jumper metallization joining two transistors of the cell to reduce cell height for a given feature patterning capability.
-
公开(公告)号:US20220199544A1
公开(公告)日:2022-06-23
申请号:US17125680
申请日:2020-12-17
Applicant: Intel Corporation
Inventor: Shashi Vyas , Sudipto Naskar , Charles Wallace
IPC: H01L23/532 , H01L21/768
Abstract: An integrated circuit structure includes a first interconnect level including a first dielectric between a pair of interconnect structures, a second interconnect level above the first interconnect level. The second interconnect level includes a cap structure including a second dielectric on the first dielectric, the cap structure includes a top surface and a sidewall surface and a liner comprising a third dielectric on the top surface and on the sidewall surface.
-
公开(公告)号:US11710636B2
公开(公告)日:2023-07-25
申请号:US16013842
申请日:2018-06-20
Applicant: Intel Corporation
Inventor: Kevin Lin , Charles Wallace
IPC: H01L21/033 , H01L21/3213 , H01L21/285 , H01L21/768
CPC classification number: H01L21/0338 , H01L21/0332 , H01L21/0337 , H01L21/28556 , H01L21/32133 , H01L21/768
Abstract: Metal spacer-based approaches for fabricating conductive lines/interconnects are described. In an example, an integrated circuit structure includes a substrate. A first spacer pattern is on the substrate, the first spacer pattern comprising a first plurality of dielectric spacers and a first plurality of metal spacers formed along sidewalls of the first plurality of dielectric spacers, wherein the first plurality of dielectric spacers have a first width (W1). A second spacer pattern is on the substrate, where the second spacer pattern interleaved with the first spacer pattern, the second spacer pattern comprising a second plurality of dielectric spacers having a second width (W2) formed on exposed sidewalls of the first plurality of metal spacers, and a second plurality of metal spacers formed on exposed sidewalls of the second plurality of dielectric spacers.
-
公开(公告)号:US11251117B2
公开(公告)日:2022-02-15
申请号:US16562346
申请日:2019-09-05
Applicant: Intel Corporation
Inventor: Manish Chandhok , Leonard Guler , Paul Nyhus , Gobind Bisht , Jonathan Laib , David Shykind , Gurpreet Singh , Eungnak Han , Noriyuki Sato , Charles Wallace , Jinnie Aloysius
IPC: H01L23/528 , H01L23/522 , H01L21/768 , H01L29/417 , H01L29/423
Abstract: An integrated circuit interconnect structure includes a first metallization level including a first metal line having a first sidewall and a second sidewall extending a length in a first direction. A second metal line is adjacent to the first metal line and a dielectric is between the first metal line and the second metal line. A second metallization level is above the first metallization level where the second metallization level includes a third metal line extending a length in a second direction orthogonal to the first direction. The third metal line extends over the first metal line and the second metal line but not beyond the first sidewall. A conductive via is between the first metal line and the third metal line where the conductive via does not extend beyond the first sidewall or beyond the second sidewall.
-
公开(公告)号:US20220415795A1
公开(公告)日:2022-12-29
申请号:US17358442
申请日:2021-06-25
Applicant: Intel Corporation
Inventor: Mohit Haran , Charles Wallace , Leanord Guler , Sukru Yemenicioglu , Mauro Kobrinsky , Tahir Ghani
IPC: H01L23/528 , H01L29/06 , H01L29/417 , H01L29/423 , H01L29/786 , H01L21/02 , H01L29/40 , H01L29/66
Abstract: Back-side transistor contacts that wrap around a portion of source and/or drain semiconductor bodies, related transistor structures, integrated circuits, systems, and methods of fabrication are disclosed. Such back-side transistor contacts are coupled to a top and a side of the source and/or drain semiconductor and extend to back-side interconnects. Coupling to top and side surfaces of the source and/or drain semiconductor reduces contact resistance and extending the metallization along the side reduces transistor cell size for improve device density.
-
公开(公告)号:US20220173034A1
公开(公告)日:2022-06-02
申请号:US17671543
申请日:2022-02-14
Applicant: Intel Corporation
Inventor: Manish Chandhok , Leonard Guler , Paul Nyhus , Gobind Bisht , Jonathan Laib , David Shykind , Gurpreet Singh , Eungnak Han , Noriyuki Sato , Charles Wallace , Jinnie Aloysius
IPC: H01L23/522 , H01L23/528 , H01L21/768 , H01L29/417 , H01L29/423
Abstract: An integrated circuit interconnect structure includes a first metallization level including a first metal line having a first sidewall and a second sidewall extending a length in a first direction. A second metal line is adjacent to the first metal line and a dielectric is between the first metal line and the second metal line. A second metallization level is above the first metallization level where the second metallization level includes a third metal line extending a length in a second direction orthogonal to the first direction. The third metal line extends over the first metal line and the second metal line but not beyond the first sidewall. A conductive via is between the first metal line and the third metal line where the conductive via does not extend beyond the first sidewall or beyond the second sidewall.
-
公开(公告)号:US20210074632A1
公开(公告)日:2021-03-11
申请号:US16562346
申请日:2019-09-05
Applicant: Intel Corporation
Inventor: Manish Chandhok , Leonard Guler , Paul Nyhus , Gobind Bisht , Jonathan Laib , David Shykind , Gurpreet Singh , Eungnak Han , Noriyuki Sato , Charles Wallace , Jinnie Aloysius
IPC: H01L23/522 , H01L23/528 , H01L21/768 , H01L29/423 , H01L29/417
Abstract: An integrated circuit interconnect structure includes a first metallization level including a first metal line having a first sidewall and a second sidewall extending a length in a first direction. A second metal line is adjacent to the first metal line and a dielectric is between the first metal line and the second metal line. A second metallization level is above the first metallization level where the second metallization level includes a third metal line extending a length in a second direction orthogonal to the first direction. The third metal line extends over the first metal line and the second metal line but not beyond the first sidewall. A conductive via is between the first metal line and the third metal line where the conductive via does not extend beyond the first sidewall or beyond the second sidewall.
-
-
-
-
-
-
-
-
-