High productivity combinatorial workflow for post gate etch clean development
    1.
    发明授权
    High productivity combinatorial workflow for post gate etch clean development 有权
    高生产率组合工作流程用于后栅极蚀刻清洁开发

    公开(公告)号:US08945952B2

    公开(公告)日:2015-02-03

    申请号:US14071894

    申请日:2013-11-05

    Inventor: John Foster

    Abstract: Combinatorial workflow is provided for evaluating cleaning processes after forming a gate structure of transistor devices, to provide optimized process conditions for gate stack formation, including metal gate stack using high-k dielectrics. NMOS and PMOS transistor devices are combinatorially fabricated on multiple regions of a substrate, with each region exposed to a different cleaning chemical and process. The transistor devices are then characterized, and the data are compared to categorize the potential damages of different cleaning chemicals and processes. Optimized chemicals and processes can be obtained to satisfy desired device requirements.

    Abstract translation: 提供了组合工作流程,用于在形成晶体管器件的栅极结构之后评估清洁过程,为栅极堆叠形成提供优化的工艺条件,包括使用高k电介质的金属栅极堆叠。 NMOS和PMOS晶体管器件组合地制造在衬底的多个区域上,每个区域暴露于不同的清洁化学和工艺。 然后对晶体管器件进行表征,并对数据进行比较,对不同清洁化学品和工艺的潜在损害进行分类。 可以获得优化的化学品和工艺以满足所需的装置要求。

    Solution Based Etching of Titanium Carbide and Titanium Nitride Structures
    2.
    发明申请
    Solution Based Etching of Titanium Carbide and Titanium Nitride Structures 有权
    碳化钛和氮化钛结构的溶液蚀刻

    公开(公告)号:US20150371872A1

    公开(公告)日:2015-12-24

    申请号:US14313120

    申请日:2014-06-24

    Abstract: Provided are methods for fabricating transistors using a gate last approach. These methods involve etching of titanium nitride and titanium carbide structures while preserving high k-dielectric structures. The titanium carbide structures may also include aluminum. Etching may be performed in one or more etching solutions, each including hydrogen peroxide. Titanium nitride and titanium carbide structures can be etched simultaneously (non-selectively) in the same etching solution that also includes hydrochloric acid, in addition to hydrogen peroxide, and maintained at about 25° C. and 85° C. In some embodiments, titanium nitride structures and titanium carbide structures may be etched separately (selectively) in different operations and using different etching solutions. The titanium nitride structures may be etched in a diluted hydrogen peroxide solution maintained at about 25° C. and 85° C. The titanium carbide structures may be etched in a solution that also includes ammonium hydroxide, in addition to hydrogen peroxide, and maintained at about 25° C.

    Abstract translation: 提供了使用门最后方法制造晶体管的方法。 这些方法包括蚀刻氮化钛和碳化钛结构,同时保留高k电介质结构。 碳化钛结构还可以包括铝。 蚀刻可以在一种或多种蚀刻溶液中进行,每种蚀刻溶液包括过氧化氢。 氮化钛和碳化钛结构可以在相同的蚀刻溶液中同时(非选择性地)蚀刻,除了过氧化氢之外还包括盐酸,并保持在约25℃和85℃。在一些实施方案中,钛 氮化物结构和碳化钛结构可以在不同的操作中分别(选择性地)蚀刻并使用不同的蚀刻溶液。 可以在保持在约25℃和85℃的稀释过氧化氢溶液中蚀刻氮化钛结构。可以在除了过氧化氢之外也包括氢氧化铵的溶液中蚀刻碳化钛结构,并保持在 约25°C

    Etching of semiconductor structures that include titanium-based layers
    3.
    发明申请
    Etching of semiconductor structures that include titanium-based layers 有权
    包括钛基层的半导体结构的蚀刻

    公开(公告)号:US20150132953A1

    公开(公告)日:2015-05-14

    申请号:US14079473

    申请日:2013-11-13

    Abstract: Two-step process sequences uniformly etch both tungsten-based and titanium-based structures on a substrate. A sequence of wet etches using peroxide and heated nitric acid uniformly recesses a metal stack that includes W, TiN, and TiAl. W, TiN and TiC are uniformly recessed by a peroxide etch at ˜25 C followed by an acid solution with a very small amount of added peroxide at ˜60 C. TiC is etched without etching trench oxides or other metals in a work-function metal stack by either (1) highly-dilute of ultra-dilute HF at 25-35 C, (2) dilute HCl at 25-60 C, (3) dilute NH4OH at 25-60 C, or (4) solution (2) or (3) with small amounts of peroxide. Other metals in the stack may then be plasma-etched without being blocked by TiC residues.

    Abstract translation: 两步工艺顺序均匀地蚀刻基材上的钨基和钛基结构。 使用过氧化物和加热的硝酸的湿蚀刻序列均匀地凹陷包括W,TiN和TiAl的金属堆叠。 W,TiN和TiC在〜25℃下通过过氧化物蚀刻均匀地凹陷,随后在〜60℃下加入非常少量的加成过氧化物的酸溶液。在没有刻蚀沟槽氧化物或其他金属的功函数金属中蚀刻TiC (1)在25-35℃高浓度超稀释HF,(2)在25-60℃稀释HCl,(3)在25-60℃稀释NH 4 OH,或(4)溶液(2) 或(3)少量过氧化物。 然后,堆叠中的其它金属可以被等离子体蚀刻而不被TiC残留物阻挡。

    Selective Etching of Hafnium Oxide Using Non-Aqueous Solutions
    4.
    发明申请
    Selective Etching of Hafnium Oxide Using Non-Aqueous Solutions 审中-公开
    使用非水溶液选择性腐蚀氧化铪

    公开(公告)号:US20140179082A1

    公开(公告)日:2014-06-26

    申请号:US13725358

    申请日:2012-12-21

    Abstract: Provided are methods for processing semiconductor substrates having hafnium oxide structures as well as one or more of silicon nitride, silicon oxide, polysilicon, and titanium nitride structures. Selected etching solution compositions and processing conditions provide high etching selectivity of hafnium oxide relative to these other materials. As such, hafnium oxide structures may be partially or completely removed without significant damage to other exposed structures made from these other materials. In some embodiments, the etching rate hafnium oxide is two or more times greater than the etching rate of silicon oxide and/or twenty or more times greater that the etching rate of polysilicon. The etching rate of hafnium oxide may be one and half times greater than the etching rate of silicon nitride and/or five or more times greater than the etching rate of titanium nitride.

    Abstract translation: 提供了用于处理具有氧化铪结构的半导体衬底以及氮化硅,氧化硅,多晶硅和氮化钛结构中的一种或多种的方法。 所选择的蚀刻溶液组合物和加工条件相对于这些其它材料提供氧化铪的高蚀刻选择性。 因此,氧化铪结构可以部分或完全去除,而不会对由这些其它材料制成的其它暴露结构造成显着的损害。 在一些实施例中,蚀刻速率铪氧化物比氧化硅的蚀刻速率大两倍或更多倍,和/或多晶硅的蚀刻速率的二十或更多倍。 氧化铪的蚀刻速率可以比氮化硅的蚀刻速度大一倍以上,或比氮化钛的蚀刻速度大五倍以上。

    METHOD FOR ETCHING GATE STACK
    5.
    发明申请
    METHOD FOR ETCHING GATE STACK 失效
    蚀刻门盖的方法

    公开(公告)号:US20130285159A1

    公开(公告)日:2013-10-31

    申请号:US13656220

    申请日:2012-10-19

    Abstract: A method for etching a metal gate stack is provided. The method includes forming a gate stack on a substrate, where the gate stack includes a metal gate. A wet etch process is performed on the gate stack. The wet etch process includes submersing the substrate with the gate stack in an aqueous solution composed of a wet etchant and an oxidizer, removing the substrate from the solution and rinsing the solution from the etched gate stack.

    Abstract translation: 提供了蚀刻金属栅极叠层的方法。 该方法包括在衬底上形成栅极堆叠,其中栅极堆叠包括金属栅极。 在栅极堆叠上执行湿蚀刻工艺。 湿蚀刻工艺包括将具有栅极堆叠的衬底浸入由湿蚀刻剂和氧化剂组成的水溶液中,从溶液中除去衬底并从蚀刻的栅极堆叠中冲洗溶液。

    High Productivity Combinatorial Techniques for Titanium Nitride Etching
    7.
    发明申请
    High Productivity Combinatorial Techniques for Titanium Nitride Etching 审中-公开
    氮化钛蚀刻的高生产率组合技术

    公开(公告)号:US20140179112A1

    公开(公告)日:2014-06-26

    申请号:US13726760

    申请日:2012-12-26

    Abstract: Provided are methods of High Productivity Combinatorial testing of semiconductor substrates, each including multiple site isolated regions. Each site isolated region includes a titanium nitride structure as well as a hafnium oxide structure and/or a polysilicon structure. Each site isolated region is exposed to an etching solution that includes sulfuric acid, hydrogen peroxide, and hydrogen fluoride. The composition of the etching solution and/or etching conditions are varied among the site isolated regions to study effects of this variation on the etching selectivity of titanium nitride relative to hafnium oxide and/or polysilicon and on the etching rates. The concentration of sulfuric acid and/or hydrogen peroxide in the etching solution may be less than 7% by volume each, while the concentration of hydrogen fluoride may be between 50 ppm and 200 ppm. In some embodiments, the temperature of the etching solution is maintained at between about 40° C. and 60° C.

    Abstract translation: 提供了半导体基板的高效率组合测试方法,每个包括多个位置隔离区域。 每个位置分离区域包括氮化钛结构以及氧化铪结构和/或多晶硅结构。 每个位置分离区域暴露于包括硫酸,过氧化氢和氟化氢的蚀刻溶液。 蚀刻溶液的组成和/或蚀刻条件在位置分离区域之间变化,以研究该变化对氮化钛相对于氧化铪和/或多晶硅的蚀刻选择性的影响以及蚀刻速率。 蚀刻溶液中硫酸和/或过氧化氢的浓度可以小于7体积%,而氟化氢的浓度可以在50ppm和200ppm之间。 在一些实施例中,蚀刻溶液的温度保持在约40℃至60℃之间。

    Method for etching gate stack
    8.
    发明授权
    Method for etching gate stack 失效
    蚀刻栅极堆叠的方法

    公开(公告)号:US08575016B1

    公开(公告)日:2013-11-05

    申请号:US13656220

    申请日:2012-10-19

    Abstract: A method for etching a metal gate stack is provided. The method includes forming a gate stack on a substrate, where the gate stack includes a metal gate. A wet etch process is performed on the gate stack. The wet etch process includes submersing the substrate with the gate stack in an aqueous solution composed of a wet etchant and an oxidizer, removing the substrate from the solution and rinsing the solution from the etched gate stack.

    Abstract translation: 提供了蚀刻金属栅极叠层的方法。 该方法包括在衬底上形成栅极堆叠,其中栅极堆叠包括金属栅极。 在栅极堆叠上执行湿蚀刻工艺。 湿蚀刻工艺包括将具有栅极堆叠的衬底浸入由湿蚀刻剂和氧化剂组成的水溶液中,从溶液中除去衬底并从蚀刻的栅极堆叠中冲洗溶液。

    Solution based etching of titanium carbide and titanium nitride structures

    公开(公告)号:US09831100B2

    公开(公告)日:2017-11-28

    申请号:US14313120

    申请日:2014-06-24

    Abstract: Provided are methods for fabricating transistors using a gate last approach. These methods involve etching of titanium nitride and titanium carbide structures while preserving high k-dielectric structures. The titanium carbide structures may also include aluminum. Etching may be performed in one or more etching solutions, each including hydrogen peroxide. Titanium nitride and titanium carbide structures can be etched simultaneously (non-selectively) in the same etching solution that also includes hydrochloric acid, in addition to hydrogen peroxide, and maintained at about 25° C. and 85° C. In some embodiments, titanium nitride structures and titanium carbide structures may be etched separately (selectively) in different operations and using different etching solutions. The titanium nitride structures may be etched in a diluted hydrogen peroxide solution maintained at about 25° C. and 85° C. The titanium carbide structures may be etched in a solution that also includes ammonium hydroxide, in addition to hydrogen peroxide, and maintained at about 25° C.

Patent Agency Ranking