BUFFER LAYER FOR CHIPS ON WAFER SEMICONDUCTOR DEVICE ASSEMBLIES

    公开(公告)号:US20250054898A1

    公开(公告)日:2025-02-13

    申请号:US18789266

    申请日:2024-07-30

    Abstract: A semiconductor device, including a lower semiconductor die, one or more upper semiconductor dies disposed over the lower semiconductor die, a non-conductive fillet material disposed between adjacent semiconductor dies of the lower semiconductor die and the one or more upper semiconductor dies, the non-conductive fillet material having edge regions that squeeze out from space between adjacent semiconductor dies, a dielectric layer disposed on a backside of the lower semiconductor die and under the one or more upper semiconductor dies, a buffer layer disposed above the dielectric layer and in contact to at least one edge region of the non-conductive fillet material, and an encapsulant material disposed on sidewalls and top surface of the semiconductor device, the encapsulant material encapsulating the lower semiconductor die and the one or more upper semiconductor dies.

    SEMICONDUCTOR DEVICE WITH A THROUGH VIA BETWEEN REDISTRIBUTION LAYERS

    公开(公告)号:US20250008750A1

    公开(公告)日:2025-01-02

    申请号:US18736187

    申请日:2024-06-06

    Abstract: A semiconductor device with a through via between redistribution layers is disclosed. The semiconductor device includes a stack of semiconductor dies coupled with first contact pads on a first redistribution layer. The first redistribution layer further includes a second contact pad located outside the footprint of the die stack and circuitry coupling the second contact pad to the first contact pads. A gap fill is disposed around the stack of semiconductor dies. A second redistribution layer is disposed at the stack of semiconductor dies and the gap fill. The second redistribution layer includes third contact pads coupled with the stack of semiconductor dies, a fourth contact pad disposed beyond the footprint of the stack of semiconductor dies, fifth contact pads opposite the third and fourth contact pads, and circuitry coupling the contact pads. A through via is disposed through the gap fill coupling the second and fourth contact pads.

    SEMICONDUCTOR DEVICE WITH A SPACED SUPPLY VOLTAGE AND GROUND REFERENCE

    公开(公告)号:US20250006704A1

    公开(公告)日:2025-01-02

    申请号:US18736318

    申请日:2024-06-06

    Abstract: A semiconductor device with a spaced supply voltage and ground reference is disclosed. A stack of semiconductor dies includes a first semiconductor die, one or more second semiconductor dies, and first and second contacts. A gap fill is disposed over a distal end of the one or more second semiconductor dies opposite the first semiconductor die. A first rail (e.g., supply voltage) is disposed at a distal end of the gap fill opposite the first semiconductor die, and a first via extends from the first rail to the first contact. A layer of dielectric material is disposed at least partially over the first rail. A second rail (e.g., ground reference) is disposed at the layer of dielectric material, and a second via extends from the second rail to the second contact. Third and fourth exposed contacts are coupled to the first and second rails, respectively.

    SEMICONDUCTOR DEVICE WITH INTERCONNECTS FORMED THROUGH ATOMIC LAYER DEPOSITION

    公开(公告)号:US20240412980A1

    公开(公告)日:2024-12-12

    申请号:US18667983

    申请日:2024-05-17

    Inventor: Wei Zhou

    Abstract: A semiconductor device assembly is provided. The semiconductor device assembly includes a first semiconductor die and a second semiconductor die. The first semiconductor die has a first layer of dielectric material and a first conductive pad disposed in a first opening of the first layer of dielectric material. The second semiconductor die has a second layer of dielectric material facing the first layer of dielectric material and a second conductive pad disposed in a second opening of the second layer of dielectric material and corresponding to the first conductive pad. A spacer extends between the first layer of dielectric material and the second layer of dielectric material. A conductive material is disposed between the first conductive pad and the second conductive pad (e.g., through atomic layer deposition (ALD)) to implement an interconnect electrically coupling the first semiconductor die and the second semiconductor die.

    MONOLITHIC CONDUCTIVE COLUMN IN A SEMICONDUCTOR DEVICE AND ASSOCIATED METHODS

    公开(公告)号:US20240379503A1

    公开(公告)日:2024-11-14

    申请号:US18780303

    申请日:2024-07-22

    Abstract: A semiconductor device having monolithic conductive columns, and associated systems and methods, are disclosed herein. The semiconductor device can include a semiconductor substrate, a conductive pad, an opening, a non-conductive liner, and a plug of non-conductive material. The conductive pad may be at a surface of the semiconductor substrate. The opening may extend through the semiconductor substrate from the conductive pad to a second surface and define a side wall. The liner may coat the side wall and the plug may fill the opening. A second opening may be formed through the semiconductor device and the opening and a conductive material plated therein.

    Methods and systems for manufacturing semiconductor devices

    公开(公告)号:US12080678B2

    公开(公告)日:2024-09-03

    申请号:US17881572

    申请日:2022-08-04

    Abstract: A thermocompression bonding (TCB) apparatus can include a wall having a height measured in a first direction and configured to be positioned between a first pressing surface and a second pressing surface of a semiconductor bonding apparatus. The apparatus can include a cavity at least partially surrounded by the wall, the cavity sized to receive a semiconductor substrate and a stack of semiconductor dies positioned between the semiconductor substrate and the first pressing surface, the stack of semiconductor dies and semiconductor substrate having a combined unpressed stack height as measured in the first direction. In some embodiments, the unpressed stack height is greater than the height of the wall, and the wall is configured to be contacted by the first pressing surface to limit movement of the first pressing surface toward the second pressing surface during a semiconductor bonding process.

Patent Agency Ranking