SEMICONDUCTOR DEVICE AND A MANUFACTURING METHOD THEREOF

    公开(公告)号:US20190164986A1

    公开(公告)日:2019-05-30

    申请号:US16130870

    申请日:2018-09-13

    Inventor: Shibun TSUDA

    Abstract: The performances of a semiconductor device are improved. A plurality of first gate patterns are formed over a fin of a part of a semiconductor substrate. A gate insulation film including a metal oxide film is formed between the adjacent first gate patterns. Then, a memory gate electrode is formed over the gate insulation film to fill between the adjacent first gate patterns. Then, the first gate patterns are selectively removed, to form a second gate pattern at the side surface of the memory gate electrode via the gate insulation film. Then, ions are implanted into the fin exposed from the memory gate electrode and the second gate pattern, to form an extension region in the fin. During formation of the extension region, the gate insulation film is not formed at the side surface of the fin, and hence ion implantation is not inhibited.

    SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF

    公开(公告)号:US20170200726A1

    公开(公告)日:2017-07-13

    申请号:US15366047

    申请日:2016-12-01

    Abstract: When a memory cell is formed over a first fin and a low breakdown voltage transistor is formed over a second fin, the depth of a first trench for dividing the first fins in a memory cell region is made larger than that of a second trench for dividing the second fins in a logic region. Thereby, in the direction perpendicular to the upper surface of a semiconductor substrate, the distance between the upper surface of the first fin and the bottom surface of an element isolation region in the memory cell region becomes larger than that between the upper surface of the second fin and the bottom surface of the element isolation region in the logic region.

    METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE

    公开(公告)号:US20230298889A1

    公开(公告)日:2023-09-21

    申请号:US17697418

    申请日:2022-03-17

    Inventor: Shibun TSUDA

    CPC classification number: H01L21/0272 H01L21/7624 H01L21/31051 H01L21/02126

    Abstract: After a plurality of trenches is formed in an SOI substrate, a side surface of the insulating layer is retreated from a side surface of the semiconductor layer and a side surface of the semiconductor substrate. Next, the side surface of the insulating layer is covered with an organic film and also the side surface of the semiconductor layer is exposed from the organic film by performing an anisotropic etching process to the organic film embedded into an inside of each of the plurality of trenches. Next, each of the side surface of the semiconductor layer and the side surface of the semiconductor substrate is approached to the side surface of the insulating layer by performing an isotropic etching process. Further, after the organic film is removed, an oxidation treatment is performed to each of the side surface of the semiconductor layer and the side surface of the semiconductor substrate.

    METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE

    公开(公告)号:US20200211909A1

    公开(公告)日:2020-07-02

    申请号:US16719385

    申请日:2019-12-18

    Inventor: Shibun TSUDA

    Abstract: The reliability of the semiconductor device is suppressed from deteriorating. A first gate electrode is formed on the semiconductor layer SM located in the SOI region 1A of the substrate 1 having the semiconductor base material SB, the insulating layer BX, and the semiconductor layer SM via the first gate insulating film, a second gate electrode is formed on the semiconductor base material SB located in the first region 1Ba of the bulk region 1B and on which the epitaxial growth treatment is performed via the second gate insulating film, and a third gate electrode is formed on the semiconductor base material SB located in the second region 1Bb of the bulk region 1B and on which the epitaxial growth treatment is not performed via the third gate insulating film.

    SEMICONDUCTOR DEVICE
    10.
    发明申请

    公开(公告)号:US20190006382A1

    公开(公告)日:2019-01-03

    申请号:US16045183

    申请日:2018-07-25

    Abstract: A semiconductor device includes a semiconductor substrate, an element isolation film, and a fin having side surfaces facing each other in a first direction of an upper surface and a main surface connecting the facing side surfaces and extending in a second direction orthogonal to the first direction. The device further includes a control gate electrode arranged over the side surface via a gate insulation film and extending in the first direction, and a memory gate electrode arranged over the side surface via another gate insulation film having a charge accumulation layer and extending in the first direction. Furthermore, an overlap length by which the memory gate electrode overlaps with the side surface is smaller than an overlap length by which the control gate electrode overlaps with the side surface in the direction orthogonal to the upper surface.

Patent Agency Ranking