-
公开(公告)号:US11798872B2
公开(公告)日:2023-10-24
申请号:US17308643
申请日:2021-05-05
Applicant: Samsung Electronics Co., Ltd.
Inventor: Junyun Kweon , Jumyong Park , Jin Ho An , Dongjoon Oh , Jeonggi Jin , Hyunsu Hwang
IPC: H01L23/538 , H01L23/498 , H01L23/00 , H01L25/10
CPC classification number: H01L23/49822 , H01L23/49816 , H01L23/49833 , H01L23/49838 , H01L23/5385 , H01L23/5386 , H01L24/16 , H01L24/48 , H01L24/73 , H01L25/105 , H01L2224/16235 , H01L2224/48228 , H01L2224/73204 , H01L2225/1023 , H01L2225/1035 , H01L2225/1058 , H01L2924/182
Abstract: Disclosed are interconnection patterns and semiconductor packages including the same. The interconnection pattern comprises a first dielectric layer, a first interconnection pattern in the first dielectric layer, a first barrier layer between the first interconnection pattern and the first dielectric layer, a first top surface of the first barrier layer located at a level lower than that of a second top surface of the first dielectric layer and lower than that of a third top surface of the first interconnection pattern, a second barrier layer on the first barrier layer, the second barrier layer interposed between the first interconnection pattern and the first dielectric layer, a second dielectric layer on the first dielectric layer, the first interconnection pattern, and the second barrier layer, and a second interconnection pattern formed in the second dielectric layer and electrically coupled to the first interconnection pattern.
-
公开(公告)号:US20240006288A1
公开(公告)日:2024-01-04
申请号:US18369684
申请日:2023-09-18
Applicant: Samsung Electronics Co., Ltd.
Inventor: Junyun Kweon , JUMYONG PARK , JIN HO AN , Dongjoon Oh , JEONGGI JIN , HYUNSU HWANG
IPC: H01L23/498 , H01L23/538 , H01L23/00 , H01L25/10
CPC classification number: H01L23/49822 , H01L23/49833 , H01L23/49838 , H01L23/5385 , H01L23/5386 , H01L24/16 , H01L24/48 , H01L24/73 , H01L25/105 , H01L23/49816 , H01L2225/1058 , H01L2224/16235 , H01L2924/182 , H01L2224/48228 , H01L2224/73204 , H01L2225/1023 , H01L2225/1035
Abstract: Disclosed are interconnection patterns and semiconductor packages including the same. The interconnection pattern comprises a first dielectric layer, a first interconnection pattern in the first dielectric layer, a first barrier layer between the first interconnection pattern and the first dielectric layer, a first top surface of the first barrier layer located at a level lower than that of a second top surface of the first dielectric layer and lower than that of a third top surface of the first interconnection pattern, a second barrier layer on the first barrier layer, the second barrier layer interposed between the first interconnection pattern and the first dielectric layer, a second dielectric layer on the first dielectric layer, the first interconnection pattern, and the second barrier layer, and a second interconnection pattern formed in the second dielectric layer and electrically coupled to the first interconnection pattern.
-
3.
公开(公告)号:US20240355678A1
公开(公告)日:2024-10-24
申请号:US18636463
申请日:2024-04-16
Applicant: Samsung Electronics Co., Ltd.
Inventor: Junho Yoon , Junyun Kweon , Haemin Park , Kwangyong Lee , Jesung Kim , Dayoung Cho
CPC classification number: H01L21/78 , H01L24/08 , H01L24/80 , H01L2224/08145 , H01L2224/80895 , H01L2224/80896
Abstract: A semiconductor chip includes an active layer on a top surface of an underlying base substrate. The active layer has: bonding surface therein that delineates an interface between a bottom active layer and a top active layer extending on the bottom active layer, and a chamfered edge that extends entirely through the top active layer to fully expose a sidewall thereof but only partially through the bottom active layer, such that the chamfered edge has a vertical height greater than a thickness of the top active layer but less than a combined thickness of the top and bottom active layers. A protective layer is also provided, which covers at least a portion of a top surface of the active layer. A vertical level of a bottom of the chamfered edge may be higher than a vertical level of the top surface of the base substrate.
-
公开(公告)号:US20240203888A1
公开(公告)日:2024-06-20
申请号:US18430066
申请日:2024-02-01
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyunsu Hwang , Junyun Kweon , Jumyong Park , Jin Ho An , Dongjoon Oh , Chungsun Lee , Ju-il Choi
IPC: H01L23/538 , H01L21/48 , H01L25/065 , H01L25/10
CPC classification number: H01L23/5383 , H01L21/4857 , H01L23/5386 , H01L25/0652 , H01L25/105 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06586 , H01L2225/06589 , H01L2225/1035 , H01L2225/1041 , H01L2225/1058
Abstract: Disclosed are semiconductor packages and methods of fabricating the same. The semiconductor package includes a redistribution substrate including redistribution line patterns in a dielectric layer, and a semiconductor chip on the redistribution substrate. The semiconductor chip includes chip pads electrically connected to the redistribution line patterns. Each of the redistribution line patterns has a substantially planar top surface and a nonplanar bottom surface. Each of the redistribution line patterns includes a central portion and edge portions on opposite sides of the central portion. Each of the redistribution line patterns has a first thickness as a minimum thickness at the central portion and a second thickness as a maximum thickness at the edge portions.
-
公开(公告)号:US20230387088A1
公开(公告)日:2023-11-30
申请号:US18069318
申请日:2022-12-21
Applicant: Samsung Electronics Co., Ltd.
Inventor: YeongBeom Ko , Junyun Kweon
IPC: H01L25/10 , H01L23/538 , H01L23/498 , H01L23/00 , H01L23/31 , H01L25/065 , H01L21/56
CPC classification number: H01L25/105 , H01L23/5383 , H01L23/49816 , H01L24/32 , H01L24/16 , H01L23/3107 , H01L23/49811 , H01L25/0657 , H01L24/14 , H01L24/73 , H01L24/05 , H01L24/94 , H01L21/561 , H01L2224/0401 , H01L2224/1403 , H01L2224/16145 , H01L2224/32225 , H01L2224/73253 , H01L2224/94
Abstract: A semiconductor package includes at least one semiconductor module on a substrate. The semiconductor module includes a first semiconductor chip having a first surface and a second surface opposite to the first surface, a second semiconductor chip on the first surface, a plurality of conductive pillars on the first surface, and a redistribution substrate on the second semiconductor chip and the plurality of conductive pillars. The redistribution substrate has a third surface and a fourth surface opposite to the third surface. The third surface of the redistribution substrate faces the first surface of the first semiconductor chip, the plurality of conductive pillars are electrically connected to the first surface of the first semiconductor chip and the third surface of the redistribution substrate, and the fourth surface of the redistribution substrate is electrically connected to the substrate of the semiconductor package.
-
公开(公告)号:US12224256B2
公开(公告)日:2025-02-11
申请号:US17711370
申请日:2022-04-01
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyunsu Hwang , Junyun Kweon , Jumyong Park , Solji Song , Dongjoon Oh , Chungsun Lee
IPC: H01L23/00 , H01L23/522 , H01L23/544
Abstract: A wafer structure includes a semiconductor substrate that includes a chip region and a scribe lane region. A first dielectric layer is on a first surface of the semiconductor substrate, a second dielectric layer is on the first dielectric layer. A dielectric pattern is between the first dielectric layer and the second dielectric layer. A through via that penetrates the first surface and a second surface at the chip region of the semiconductor substrate, and a conductive pad is in the second dielectric layer and on the through via. The dielectric pattern includes an etch stop pattern on the chip region of the semiconductor substrate and in contact with a bottom surface of the conductive pad, and an alignment key pattern on the scribe lane region of the semiconductor substrate.
-
公开(公告)号:US12009288B2
公开(公告)日:2024-06-11
申请号:US17230511
申请日:2021-04-14
Applicant: Samsung Electronics Co., Ltd.
Inventor: Dongjoon Oh , Junyun Kweon , Jumyong Park , Jin Ho An , Chungsun Lee , Hyunsu Hwang
IPC: H01L23/498 , H01L23/31 , H01L23/538 , H01L23/00 , H01L25/10
CPC classification number: H01L23/49822 , H01L23/3128 , H01L23/5386 , H01L23/5389 , H01L24/16 , H01L25/105 , H01L2224/16227
Abstract: Disclosed are interconnection structures and semiconductor packages. The interconnection structure includes a first dielectric layer and a first hardmask pattern that are sequentially stacked, and a first interconnection pattern that penetrates the first hardmask pattern and the first dielectric layer. The first hardmask pattern includes a dielectric material having an etch selectivity with respect to the first dielectric layer. The first interconnection pattern includes a via part, a first pad part, and a line part that are integrally connected to each other. The first pad part vertically overlaps the via part. The line part extends from the first pad part. A level of a bottom surface of the first pad part is lower than a level of a bottom surface of the line part.
-
公开(公告)号:US20230089399A1
公开(公告)日:2023-03-23
申请号:US17719721
申请日:2022-04-13
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Solji SONG , Junyun Kweon , Jumyong Park , Dongjoon Oh , Chungsun Lee , Hyunsu Hwang
IPC: H01L23/528 , H01L23/532 , H01L21/78 , H01L23/498 , H01L25/00 , H01L25/065 , H01L23/00 , H01L23/16
Abstract: A semiconductor device includes a substrate, an insulating layer on a bottom surface of the substrate, a portion of a top surface of the insulating layer that faces the substrate being exposed outside a side surface of the substrate, a through via penetrating the substrate, an interconnection structure in the insulating layer, and a dummy pattern on the portion of the top surface of the insulating layer that is exposed by the substrate.
-
公开(公告)号:US20240387460A1
公开(公告)日:2024-11-21
申请号:US18320553
申请日:2023-05-19
Applicant: Samsung Electronics Co., Ltd.
Inventor: Heejae NAM , Junyun Kweon , Wooju Kim , Junggeun Shin
IPC: H01L25/065 , H01L23/00 , H01L23/31 , H01L23/498 , H01L23/538
Abstract: A semiconductor package including a package substrate having an upper surface and a lower surface opposite to the upper surface, the package substrate having first substrate pads along a side portion thereof and second substrate pads outside the first substrate pads, being along the side portion, and arranged at positions higher than the first substrate pads, a first group of semiconductor chips sequentially stacked on the upper surface of the package substrate, and including at least one semiconductor chip, a second group of semiconductor chips sequentially stacked on the first group of semiconductor chips and including at least one semiconductor chip, first bonding wires electrically connecting chip pads of the first group of semiconductor chips to the first substrate pads, respectively, and second bonding wires electrically connecting chips pads of the second group of semiconductor chips to the second substrate pads, respectively may be provided.
-
公开(公告)号:US11923309B2
公开(公告)日:2024-03-05
申请号:US17210044
申请日:2021-03-23
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyunsu Hwang , Junyun Kweon , Jumyong Park , Jin Ho An , Dongjoon Oh , Chungsun Lee , Ju-Il Choi
IPC: H01L23/538 , H01L21/48 , H01L25/065 , H01L25/10
CPC classification number: H01L23/5383 , H01L21/4857 , H01L23/5386 , H01L25/0652 , H01L25/105 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2225/06586 , H01L2225/06589 , H01L2225/1035 , H01L2225/1041 , H01L2225/1058
Abstract: Disclosed are semiconductor packages and methods of fabricating the same. The semiconductor package includes a redistribution substrate including redistribution line patterns in a dielectric layer, and a semiconductor chip on the redistribution substrate. The semiconductor chip includes chip pads electrically connected to the redistribution line patterns. Each of the redistribution line patterns has a substantially planar top surface and a nonplanar bottom surface. Each of the redistribution line patterns includes a central portion and edge portions on opposite sides of the central portion. Each of the redistribution line patterns has a first thickness as a minimum thickness at the central portion and a second thickness as a maximum thickness at the edge portions.
-
-
-
-
-
-
-
-
-