Metal-insulator-metal back end of line capacitor structures
    143.
    发明授权
    Metal-insulator-metal back end of line capacitor structures 有权
    金属绝缘体金属后端的线路电容器结构

    公开(公告)号:US09252203B2

    公开(公告)日:2016-02-02

    申请号:US14271515

    申请日:2014-05-07

    Inventor: Hui Zang Bingwu Liu

    Abstract: Embodiments of the present invention provide improved metal-insulator-metal (MIM) capacitors. In embodiments, series resistance is reduced by forming a via underneath the bottom plate of a MIM capacitor, leading to a metallization layer or intermediate metal sublayer. In embodiments, the MIM capacitor is formed with a corrugated shape to increase the plate surface area, allowing a thicker dielectric to be used, thereby mitigating leakage issues.

    Abstract translation: 本发明的实施例提供改进的金属 - 绝缘体 - 金属(MIM)电容器。 在实施例中,通过在MIM电容器的底板下面形成通孔,导致金属化层或中间金属子层来减小串联电阻。 在实施例中,MIM电容器形成为波纹形状以增加板表面积,允许使用更厚的电介质,从而减轻漏电问题。

    Methods for forming semiconductor fin support structures
    144.
    发明授权
    Methods for forming semiconductor fin support structures 有权
    形成半导体翅片支撑结构的方法

    公开(公告)号:US09202894B1

    公开(公告)日:2015-12-01

    申请号:US14286144

    申请日:2014-05-23

    Inventor: Hui Zang

    CPC classification number: H01L29/66795 H01L29/42392 H01L29/785 H01L29/78696

    Abstract: One method includes forming trenches that define a fin structure including a first layer of a first semiconductor material and a second layer of a second semiconductor material positioned above a substrate, performing at least one etching process that exposes opposing end surfaces of the first and second layers, performing at least one recess etching process that removes end portions of the first layer and defines a cavity on opposite ends of the first layer, performing an epitaxial deposition process that fills each of the cavities with a support structure including a third semiconductor material, and performing an etching process to selectively remove remaining portions of the recessed first layer relative to the second layer and the support structures, the end portions of the second layer and the support structures defining pillars on opposite ends of the fin structure.

    Abstract translation: 一种方法包括形成限定翅片结构的沟槽,所述鳍结构包括位于衬底上方的第一半导体材料的第一层和第二半导体材料的第二层,执行暴露第一和第二层的相对端面的至少一个蚀刻工艺 执行去除第一层的端部并限定第一层的相对端上的空腔的至少一个凹陷蚀刻工艺,执行利用包括第三半导体材料的支撑结构填充每个空腔的外延沉积工艺,以及 执行蚀刻工艺以相对于第二层和支撑结构选择性地去除凹陷的第一层的剩余部分,第二层的端部和支撑结构在翅片结构的相对端上限定支柱。

    METAL-INSULATOR-METAL BACK END OF LINE CAPACITOR STRUCTURES
    145.
    发明申请
    METAL-INSULATOR-METAL BACK END OF LINE CAPACITOR STRUCTURES 有权
    金属绝缘子 - 金属后端线电容器结构

    公开(公告)号:US20150325635A1

    公开(公告)日:2015-11-12

    申请号:US14271515

    申请日:2014-05-07

    Inventor: Hui Zang Bingwu Liu

    Abstract: Embodiments of the present invention provide improved metal-insulator-metal (MIM) capacitors. In embodiments, series resistance is reduced by forming a via underneath the bottom plate of a MIM capacitor, leading to a metallization layer or intermediate metal sublayer. In embodiments, the MIM capacitor is formed with a corrugated shape to increase the plate surface area, allowing a thicker dielectric to be used, thereby mitigating leakage issues.

    Abstract translation: 本发明的实施例提供改进的金属 - 绝缘体 - 金属(MIM)电容器。 在实施例中,通过在MIM电容器的底板下面形成通孔,导致金属化层或中间金属子层来减小串联电阻。 在实施例中,MIM电容器形成为波纹形状以增加板表面积,允许使用更厚的电介质,从而减轻漏电问题。

    Spacer chamfering for a replacement metal gate device
    146.
    发明授权
    Spacer chamfering for a replacement metal gate device 有权
    更换金属门装置的间隔倒角

    公开(公告)号:US09129986B2

    公开(公告)日:2015-09-08

    申请号:US13929923

    申请日:2013-06-28

    Abstract: Approaches for spacer chamfering in a replacement metal gate (RMG) device are provided. Specifically, a semiconductor device is provided with a set of fins formed from a substrate; a silicon-based layer conformally deposited over the set of fins; an etch-stop layer (e.g., titanium nitride (TiN)) formed over the silicon-based layer, the etch-stop layer being selective to at least one of: silicon, oxide, and nitride; a set of RMG structures formed over the substrate; a set of spacers formed along each of the set of RMG structures, wherein a vertical layer of material from each of the set of spacers is removed selective to the etch-stop layer. By chamfering each sidewall spacer, a wider area for subsequent work-function (WF) metal deposition is provided. Meanwhile, each transistor channel region is covered by the etch-stop layer (e.g., TiN), which maintains the original gate critical dimension during reactive ion etching.

    Abstract translation: 提供了替代金属门(RMG)设备中间隔倒角的方法。 具体地,半导体器件设置有由基板形成的一组翅片; 保形地沉积在该组翅片上的硅基层; 形成在硅基层上的蚀刻停止层(例如,氮化钛(TiN)),该蚀刻停止层对于硅,氧化物和氮化物中的至少一个是选择性的; 一组形成在衬底上的RMG结构; 沿着RMG结构集合中的每一个形成的一组隔离物,其中来自该组间隔物中的每一个的垂直材料层被选择性地移除到蚀刻停止层。 通过倒角每个侧壁间隔件,提供了用于后续功函(WF)金属沉积的较宽区域。 同时,每个晶体管沟道区域被蚀刻停止层(例如,TiN)覆盖,其在反应离子蚀刻期间维持原始栅极临界尺寸。

    Methods of forming replacement gate structures on semiconductor devices
    147.
    发明授权
    Methods of forming replacement gate structures on semiconductor devices 有权
    在半导体器件上形成替代栅极结构的方法

    公开(公告)号:US09112032B1

    公开(公告)日:2015-08-18

    申请号:US14305457

    申请日:2014-06-16

    Inventor: Bingwu Liu Hui Zang

    Abstract: One illustrative method disclosed herein includes, among other things, forming a fin protection layer around a fin, forming a sacrificial gate electrode above a section of the fin protection layer, forming at least one sidewall spacer adjacent the sacrificial gate electrode, removing the sacrificial gate electrode to define a gate cavity that exposes a portion of the fin protection layer, oxidizing at least the exposed portion of the fin protection layer to thereby form an oxidized portion of the fin protection layer, and removing the oxidized portion of the fin protection layer so as to thereby expose a surface of the fin within the gate cavity.

    Abstract translation: 本文公开的一种说明性方法包括在鳍周围形成翅片保护层,在翅片保护层的一部分上形成牺牲栅电极,形成邻近牺牲栅电极的至少一个侧壁间隔物,去除牺牲栅极 电极,以限定露出所述鳍片保护层的一部分的栅极腔,至少氧化所述鳍片保护层的暴露部分,从而形成所述鳍片保护层的氧化部分,以及去除所述鳍片保护层的氧化部分,从而 从而使得在门腔内的翅片的表面露出。

    Scaled gate contact and source/drain cap

    公开(公告)号:US11569356B2

    公开(公告)日:2023-01-31

    申请号:US17097419

    申请日:2020-11-13

    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a scaled gate contact and source/drain cap and methods of manufacture. The structure includes: a gate structure comprising an active region; source and drain contacts adjacent to the gate structure; a capping material over the source and drain contacts; a gate contact formed directly above the active region of the gate structure and over the capping material; a U-shape dielectric material around the gate contact, above the source and drain contacts; and a contact in direct electrical contact to the source and drain contacts.

Patent Agency Ranking