-
公开(公告)号:US20240387664A1
公开(公告)日:2024-11-21
申请号:US18788305
申请日:2024-07-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang , Huan-Chieh Su
IPC: H01L29/417 , H01L21/3065 , H01L21/768 , H01L21/8234 , H01L23/48 , H01L23/522 , H01L23/528
Abstract: A device includes a device layer including a first transistor, a first interconnect structure on a front-side of the device layer, and a second interconnect structure on a backside of the device layer. The second interconnect structure includes a first dielectric material on the backside of the device layer, a contact extending through the first dielectric material to a first source/drain region of the first transistor, and a first conductive layer including a first conductive line electrically connected to the first source/drain region through the contact.
-
公开(公告)号:US20240363535A1
公开(公告)日:2024-10-31
申请号:US18771066
申请日:2024-07-12
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Li-Zhen Yu , Cheng-Chi Chuang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L23/528 , H01L21/768 , H01L29/40 , H01L29/417
CPC classification number: H01L23/5283 , H01L21/76883 , H01L21/76892 , H01L29/401 , H01L29/41775 , H01L21/76885
Abstract: The semiconductor structure includes a semiconductor substrate, a metallization feature over the semiconductor substrate, a first dielectric feature, and a second dielectric feature. The metallization feature includes a first bottom corner and a second bottom corner opposite to the first bottom corner. The first dielectric feature is adjacent to the first bottom corner, and the second dielectric feature is adjacent to the second bottom corner.
-
公开(公告)号:US12132092B2
公开(公告)日:2024-10-29
申请号:US17743992
申请日:2022-05-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L29/423 , H01L21/768 , H01L21/8234 , H01L29/06 , H01L29/49 , H01L29/66
CPC classification number: H01L29/4238 , H01L21/76804 , H01L21/823418 , H01L29/0665 , H01L29/4933 , H01L29/6656
Abstract: Methods of forming backside vias connected to source/drain regions of long-channel semiconductor devices and short-channel semiconductor devices and semiconductor devices formed by the same are disclosed. In an embodiment, a semiconductor device includes a first transistor structure; a second transistor structure adjacent the first transistor structure; a first interconnect structure on a front-side of the first transistor structure and the second transistor structure; and a second interconnect structure on a backside of the first transistor structure and the second transistor structure, the second interconnect structure including a first dielectric layer on the backside of the first transistor structure; a second dielectric layer on the backside of the second transistor structure; a first contact extending through the first dielectric layer and electrically coupled to a first source/drain region of the first transistor structure; and a second contact extending through the second dielectric layer and electrically coupled to a second source/drain region of the second transistor structure, the second contact having a second length less than a first length of the first contact.
-
公开(公告)号:US12125852B2
公开(公告)日:2024-10-22
申请号:US18360895
申请日:2023-07-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Li-Zhen Yu , Chun-Yuan Chen , Shih-Chuan Chiu , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L27/088 , H01L21/027 , H01L21/306 , H01L21/308
CPC classification number: H01L27/0886 , H01L21/0274 , H01L21/30604 , H01L21/3086
Abstract: A semiconductor device according to the present disclosure includes a bottom dielectric feature on a substrate, a plurality of channel members directly over the bottom dielectric feature, a gate structure wrapping around each of the plurality of channel members, two first epitaxial features sandwiching the bottom dielectric feature along a first direction, and two second epitaxial features sandwiching the plurality of channel members along the first direction.
-
公开(公告)号:US20240339524A1
公开(公告)日:2024-10-10
申请号:US18354364
申请日:2023-07-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Cheng-Chi Chuang , Chih-Hao Wang , Chun-Yuan Chen , Sheng-Tsung Wang , Meng-Huan Jao
IPC: H01L29/66 , H01L21/8238 , H01L27/092 , H01L29/417 , H01L29/78
CPC classification number: H01L29/66795 , H01L21/823814 , H01L21/823821 , H01L21/823878 , H01L27/0924 , H01L29/41791 , H01L29/66545 , H01L29/7851
Abstract: A method includes forming a fin protruding from a substrate; forming a gate structure extending over the fin; forming a source/drain region in the fin adjacent the gate structure; forming a first isolation region over the source/drain region; forming a first mask layer over the gate structure; etching the first isolation region using the first mask layer as an etch mask to form a first recess; conformally depositing a second mask layer over the first mask layer and within the first recess; depositing a third mask layer over the second mask layer; etching the third mask layer, the second mask layer, and the first isolation region to form a second recess that exposes the source./drain region; and depositing a conductive material in the second recess.
-
公开(公告)号:US12080713B2
公开(公告)日:2024-09-03
申请号:US18358140
申请日:2023-07-25
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yi-Hsun Chiu , Ching-Wei Tsai , Yu-Xuan Huang , Cheng-Chi Chuang , Shang-Wen Chang
IPC: H01L27/088 , H01L21/768 , H01L23/535 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/78
CPC classification number: H01L27/0886 , H01L21/7682 , H01L23/535 , H01L29/41791 , H01L29/42392 , H01L29/66795 , H01L29/7851
Abstract: Methods of performing backside etching processes on source/drain regions and gate structures of semiconductor devices and semiconductor devices formed by the same are disclosed. In an embodiment, a semiconductor device includes a first transistor structure; a first interconnect structure on a front-side of the first transistor structure; and a second interconnect structure on a backside of the first transistor structure, the second interconnect structure including a first dielectric layer on the backside of the first transistor structure; a contact extending through the first dielectric layer to a source/drain region of the first transistor structure; and first spacers along sidewalls of the contact between the contact and the first dielectric layer, sidewalls of the first spacers facing the first dielectric layer being aligned with sidewalls of the source/drain region of the first transistor structure.
-
147.
公开(公告)号:US12068382B2
公开(公告)日:2024-08-20
申请号:US17728679
申请日:2022-04-25
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Li-Zhen Yu , Chia-Hao Chang , Cheng-Chi Chuang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L29/417 , H01L21/768 , H01L23/522 , H01L29/08 , H01L29/78
CPC classification number: H01L29/41791 , H01L21/76877 , H01L23/5226 , H01L29/0847 , H01L29/785
Abstract: A semiconductor structure includes a substrate; a first structure over the substrate and having a first gate stack and two first gate spacers on two opposing sidewalls of the first gate stack; a second structure over the substrate and having a second gate stack and two second gate spacers on two opposing sidewalls of the second gate stack; a source/drain (S/D) feature over the substrate and adjacent to the first and the second gate stacks; an S/D contact over the S/D feature and between one of the first gate spacers and one of the second gate spacers; a conductive via disposed over and electrically connected to the S/D contact; and a dielectric liner layer. A first portion of the dielectric liner layer is disposed on a sidewall of the one of the first gate spacers and is directly above the S/D contact and spaced from the S/D contact.
-
公开(公告)号:US12062611B2
公开(公告)日:2024-08-13
申请号:US17665703
申请日:2022-02-07
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Tai-I Yang , Li-Lin Su , Yung-Hsu Wu , Hsin-Ping Chen , Cheng-Chi Chuang
IPC: H01L23/528 , H01L21/768 , H01L21/8234 , H01L23/522
CPC classification number: H01L23/5283 , H01L21/7682 , H01L21/76832 , H01L21/76834 , H01L21/76898 , H01L21/823431 , H01L21/823475 , H01L21/823481 , H01L23/5226
Abstract: Examples of an integrated circuit with an interconnect structure and a method for forming the integrated circuit are provided herein. In some examples, the method includes receiving a workpiece having an interconnect structure that includes a first conductive feature, a second conductive feature disposed beside the first conductive feature, and an inter-level dielectric disposed between the first conductive feature and the second conductive feature. A conductive material of an etch stop layer is selectively deposited on the first conductive feature and on the second conductive feature without depositing the conductive material on the inter-level dielectric, and the inter-level dielectric is removed to form a gap between the first conductive feature and the second conductive feature.
-
公开(公告)号:US20240250151A1
公开(公告)日:2024-07-25
申请号:US18628112
申请日:2024-04-05
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Hao Chang , Lin-Yu Huang , Sheng-Tsung Wang , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L29/66 , H01L21/768 , H01L21/8234 , H01L29/06 , H01L29/417 , H01L29/49 , H01L29/78
CPC classification number: H01L29/6656 , H01L21/7682 , H01L21/76897 , H01L21/823468 , H01L29/0649 , H01L29/41775 , H01L29/41791 , H01L29/4991 , H01L29/6653 , H01L29/66545 , H01L29/66795 , H01L29/785 , H01L29/0653
Abstract: Semiconductor devices and methods of forming the same are provided. A semiconductor device according to one embodiment includes an active region including a channel region and a source/drain region adjacent the channel region, a gate structure over the channel region of the active region, a source/drain contact over the source/drain region, a dielectric feature over the gate structure and including a lower portion adjacent the gate structure and an upper portion away from the gate structure, and an air gap disposed between the gate structure and the source/drain contact. A first width of the upper portion of the dielectric feature along a first direction is greater than a second width of the lower portion of the dielectric feature along the first direction. The air gap is disposed below the upper portion of the dielectric feature.
-
公开(公告)号:US12021025B2
公开(公告)日:2024-06-25
申请号:US18195000
申请日:2023-04-03
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Chia-Hao Chang , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L23/522 , H01L21/768 , H01L21/8234 , H01L23/528 , H01L27/088
CPC classification number: H01L23/5226 , H01L21/76816 , H01L21/823418 , H01L21/823431 , H01L21/823468 , H01L21/823475 , H01L23/5283 , H01L27/0886
Abstract: A semiconductor structure (MG) includes a metal gate structure disposed over a semiconductor substrate, a dielectric layer disposed adjacent to the MG, a source/drain (S/D) feature disposed adjacent to the dielectric layer, and a S/D contact disposed over the S/D feature. The S/D contact includes a first metal layer disposed over the S/D feature and a second metal layer disposed on the first metal layer.
-
-
-
-
-
-
-
-
-