-
公开(公告)号:US11955535B2
公开(公告)日:2024-04-09
申请号:US17873771
申请日:2022-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Hao Chang , Lin-Yu Huang , Sheng-Tsung Wang , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L29/66 , H01L21/768 , H01L21/8234 , H01L29/06 , H01L29/417 , H01L29/49 , H01L29/78
CPC classification number: H01L29/6656 , H01L21/7682 , H01L21/76897 , H01L21/823468 , H01L29/0649 , H01L29/41775 , H01L29/41791 , H01L29/4991 , H01L29/6653 , H01L29/66545 , H01L29/66795 , H01L29/785 , H01L29/0653
Abstract: Semiconductor devices and methods of forming the same are provided. A semiconductor device according to one embodiment includes an active region including a channel region and a source/drain region adjacent the channel region, a gate structure over the channel region of the active region, a source/drain contact over the source/drain region, a dielectric feature over the gate structure and including a lower portion adjacent the gate structure and an upper portion away from the gate structure, and an air gap disposed between the gate structure and the source/drain contact. A first width of the upper portion of the dielectric feature along a first direction is greater than a second width of the lower portion of the dielectric feature along the first direction. The air gap is disposed below the upper portion of the dielectric feature.
-
公开(公告)号:US20230387115A1
公开(公告)日:2023-11-30
申请号:US18360895
申请日:2023-07-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Li-Zhen Yu , Chun-Yuan Chen , Shih-Chuan Chiu , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L27/088 , H01L21/027 , H01L21/308 , H01L21/306
CPC classification number: H01L27/0886 , H01L21/0274 , H01L21/3086 , H01L21/30604
Abstract: A semiconductor device according to the present disclosure includes a bottom dielectric feature on a substrate, a plurality of channel members directly over the bottom dielectric feature, a gate structure wrapping around each of the plurality of channel members, two first epitaxial features sandwiching the bottom dielectric feature along a first direction, and two second epitaxial features sandwiching the plurality of channel members along the first direction.
-
153.
公开(公告)号:US20230387035A1
公开(公告)日:2023-11-30
申请号:US18232713
申请日:2023-08-10
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kam-Tou SIO , Cheng-Chi Chuang , Chia-Tien Wu , Jiann-Tyng Tzeng , Shih-Wei Peng , Wei-Cheng Lin
IPC: H01L23/538 , H01L23/00 , H01L21/48
CPC classification number: H01L23/5389 , H01L23/5383 , H01L23/5384 , H01L23/5386 , H01L24/19 , H01L21/4853 , H01L21/486 , H01L21/4857 , H01L24/20 , H01L2224/214
Abstract: The present disclosure describes a semiconductor structure having a power distribution network including first and second conductive lines. A substrate includes a first surface that is in contact with the power distribution network. A plurality of backside vias are in the substrate and electrically coupled to the first conductive line. A via rail is on a second surface of the substrate that opposes the first surface. A first interlayer dielectric is on the via rail and on the substrate. A second interlayer dielectric is on the first interlayer dielectric. A third interlayer dielectric is on the second interlayer dielectric. First and top interconnect layers are in the second and third interlayer dielectrics, respectively. Deep vias are in the interlayer dielectric and electrically coupled to the via rail. The deep vias are also connected to the first and top interconnect layers. A power supply in/out layer is on the third interlayer dielectric and in contact with the top interconnect layer.
-
公开(公告)号:US20230369401A1
公开(公告)日:2023-11-16
申请号:US18358576
申请日:2023-07-25
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Li-Zhen Yu , Chia-Hao Chang , Cheng-Chi Chuang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L29/08 , H01L29/06 , H01L29/78 , H01L23/528
CPC classification number: H01L29/0843 , H01L29/0649 , H01L29/785 , H01L23/528
Abstract: A semiconductor structure includes a source/drain (S/D) feature; one or more channel semiconductor layers connected to the S/D feature; a gate structure engaging the one or more channel semiconductor layers; a first silicide feature at a frontside of the S/D feature; a second silicide feature at a backside of the S/D feature; and a dielectric liner layer at the backside of the S/D feature, below the second silicide feature, and spaced away from the second silicide feature by a first gap.
-
公开(公告)号:US20230369216A1
公开(公告)日:2023-11-16
申请号:US18360901
申请日:2023-07-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Li-Zhen Yu , Chia-Hao Chang , Cheng-Chi Chuang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L23/528 , H01L21/768 , H01L23/522 , H01L21/3213
CPC classification number: H01L23/5283 , H01L21/76885 , H01L23/5226 , H01L21/32139
Abstract: Semiconductor devices and methods of forming the same are provided. In one embodiment, a semiconductor device includes an active region including a channel region and a source/drain region and extending along a first direction, and a source/drain contact structure over the source/drain region. The source/drain contact structure includes a base portion extending lengthwise along a second direction perpendicular to the first direction, and a via portion over the base portion. The via portion tapers away from the base portion.
-
公开(公告)号:US11664280B2
公开(公告)日:2023-05-30
申请号:US17873903
申请日:2022-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Yuan Chen , Huan-Chieh Su , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L27/088 , H01L21/8234 , H01L23/528 , H01L21/764 , H01L21/3105 , H01L21/02 , H01L29/417
CPC classification number: H01L21/823475 , H01L21/02274 , H01L21/31053 , H01L21/764 , H01L21/823431 , H01L23/528 , H01L27/0886 , H01L29/41791
Abstract: A semiconductor structure has a frontside and a backside. The semiconductor structure includes an isolation structure at the backside; one or more transistors at the frontside, wherein the one or more transistors have source/drain electrodes; two metal plugs through the isolation structure and contacting two of the source/drain electrodes from the backside, wherein the two metal plugs and the isolation structure form sidewalls of a trench; and a dielectric liner on the sidewalls of the trench, wherein the dielectric liner partially or fully surrounds an air gap within the trench.
-
公开(公告)号:US11658220B2
公开(公告)日:2023-05-23
申请号:US17123873
申请日:2020-12-16
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Cheng-Chi Chuang , Chih-Hao Wang , Kuo-Cheng Chiang
IPC: H01L29/417 , H01L29/66 , H01L29/423 , H01L29/06 , H01L29/786 , H01L29/775
CPC classification number: H01L29/4175 , H01L29/0673 , H01L29/41725 , H01L29/42392 , H01L29/66439 , H01L29/66545 , H01L29/775 , H01L29/78696
Abstract: A semiconductor transistor device includes a channel structure, a gate structure, a first source/drain epitaxial structure, a second source/drain epitaxial structure, a gate contact, and a back-side source/drain contact. The gate structure wraps around the channel structure. The first source/drain epitaxial structure and the second source/drain epitaxial structure are disposed on opposite endings of the channel structure. The gate contact is disposed on the gate structure. The back-side source/drain contact is disposed under the first source/drain epitaxial structure. The second source/drain epitaxial structure has a concave bottom surface.
-
公开(公告)号:US20230154921A1
公开(公告)日:2023-05-18
申请号:US18158036
申请日:2023-01-23
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Chia-Hao Chang , Cheng-Chi Chuang , Chih-Hao Wang , Ching-Wei Tsai , Kuan-Lun Cheng
IPC: H01L27/088 , H01L29/66 , H01L29/423
CPC classification number: H01L27/0886 , H01L29/66795 , H01L29/6653 , H01L29/42392
Abstract: A semiconductor device with air spacers and air caps and a method of fabricating the same are disclosed. The semiconductor device includes a substrate and a fin structure disposed on the substrate. The fin structure includes a first fin portion and a second fin portion. The semiconductor device further includes a source/drain (S/D) region disposed on the first fin portion, a contact structure disposed on the S/D region, a gate structure disposed on the second fin portion, an air spacer disposed between a sidewall of the gate structure and the contact structure, a cap seal disposed on the gate structure, and an air cap disposed between a top surface of the gate structure and the cap seal.
-
公开(公告)号:US11581224B2
公开(公告)日:2023-02-14
申请号:US17068037
申请日:2020-10-12
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Cheng-Chi Chuang , Chih-Hao Wang , Zhi-Chang Lin , Li-Zhen Yu
IPC: H01L21/8234 , H01L29/66 , H01L29/78
Abstract: A method of forming a semiconductor transistor device. The method comprises forming a fin-shaped channel structure over a substrate and forming a first source/drain epitaxial structure and a second source/drain epitaxial structure on opposite endings of the fin structure. The method further comprises forming a metal gate structure surrounding the fin structure. The method further comprises flipping and partially removing the substrate to form a back-side capping trench while leaving a lower portion of the substrate along upper sidewalls of the first source/drain epitaxial structure and the second source/drain epitaxial structure as a protective spacer. The method further comprises forming a back-side dielectric cap in the back-side capping trench.
-
公开(公告)号:US11551969B2
公开(公告)日:2023-01-10
申请号:US17199085
申请日:2021-03-11
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L21/768 , H01L29/66 , H01L23/532 , H01L29/06 , H01L29/423 , H01L29/417 , H01L29/786 , H01L21/02 , H01L23/535
Abstract: An integrated circuit (IC) structure includes a transistor, a front-side interconnection structure, a backside via, and a backside interconnection structure. The transistor includes a source/drain epitaxial structure. The front-side interconnection structure is on a front-side of the transistor. The backside via is connected to the source/drain epitaxial structure of the transistor. The backside interconnection structure is connected to the backside via and includes a conductive feature, a dielectric layer, and a spacer structure. The conductive feature is connected to the backside via. The dielectric layer laterally surrounds the conductive feature. The spacer structure is between the conductive feature and the dielectric layer and has an air gap.
-
-
-
-
-
-
-
-
-