ACTIVE DEVICE ARRAY SUBSTRATE
    11.
    发明申请
    ACTIVE DEVICE ARRAY SUBSTRATE 有权
    主动设备阵列基板

    公开(公告)号:US20110273654A1

    公开(公告)日:2011-11-10

    申请号:US12814503

    申请日:2010-06-14

    IPC分类号: G02F1/1343

    CPC分类号: G02F1/1368 G02F1/13624

    摘要: An active device array substrate includes a substrate, scan lines disposed on the substrate, data lines intersected with the scan lines, scan signal transmission lines, and pixel units. The scan signal transmission lines are intersected with the scan lines. Each scan signal transmission line connects one scan line through a node. The pixel unit electrically connects the corresponding data line and the corresponding scan line and includes an active device and a pixel electrode. The active device has a gate, a source, and a drain. The pixel electrode electrically connects the drain. In the pixel units not adjacent to the nodes, a gate-to-drain capacitance of each active device is Cgd1. In the pixel units adjacent to the nodes, the gate-to-drain capacitances of some active devices are Cgd2, the gate-to-drain capacitances of the other active devices are Cgd1, and Cgd1≠Cgd2.

    摘要翻译: 有源器件阵列衬底包括衬底,设置在衬底上的扫描线,与扫描线相交的数据线,扫描信号传输线和像素单元。 扫描信号传输线与扫描线相交。 每条扫描信号传输线通过一个节点连接一条扫描线。 像素单元电连接对应的数据线和相应的扫描线,并且包括有源器件和像素电极。 有源器件具有栅极,源极和漏极。 像素电极电连接漏极。 在与节点不相邻的像素单元中,每个有源器件的栅极 - 漏极电容为Cgd1。 在与节点相邻的像素单元中,一些有源器件的栅极至漏极电容为Cgd2,其他有源器件的栅极至漏极电容为Cgd1,Cgd1≠Cgd2。

    Method of forming a semiconductor device
    13.
    发明授权
    Method of forming a semiconductor device 有权
    形成半导体器件的方法

    公开(公告)号:US08877599B2

    公开(公告)日:2014-11-04

    申请号:US13471986

    申请日:2012-05-15

    IPC分类号: H01L21/33

    摘要: A semiconductor device having dislocations and a method of fabricating the semiconductor device is disclosed. The exemplary semiconductor device and method for fabricating the semiconductor device enhance carrier mobility. The method includes providing a substrate having an isolation feature therein and two gate stacks overlying the substrate, wherein one of the gate stacks is atop the isolation feature. The method further includes performing a pre-amorphous implantation process on the substrate. The method further includes forming a stress film over the substrate. The method also includes performing an annealing process on the substrate and the stress film.

    摘要翻译: 公开了一种具有位错的半导体器件和制造半导体器件的方法。 用于制造半导体器件的示例性半导体器件和方法增强载流子迁移率。 该方法包括提供其中具有隔离特性的衬底和覆盖衬底的两个栅极叠层,其中一个栅极堆叠位于隔离特征顶部。 该方法还包括在衬底上执行预非晶体注入工艺。 该方法还包括在衬底上形成应力膜。 该方法还包括对衬底和应力膜进行退火处理。

    Pixel designs of improving the aperture ratio in an LCD
    15.
    发明授权
    Pixel designs of improving the aperture ratio in an LCD 有权
    像素设计提高了LCD中的开口率

    公开(公告)号:US08471973B2

    公开(公告)日:2013-06-25

    申请号:US12788876

    申请日:2010-05-27

    IPC分类号: G02F1/36

    摘要: This invention in one aspect relates to a pixel structure. In one embodiment, the pixel structure includes a scan line formed on a substrate and a data line formed over the substrate defining a pixel area, a switch formed inside the pixel area on the substrate, a shielding electrode formed over the switch, a plane organic layer formed over the date line and the pixel area and having no overlapping with the shielding electrode, and a pixel electrode having a first portion and a second portion extending from the first portion, and formed over the shielding electrode and the plane organic layer in the pixel area, wherein the first portion is overlapped with the shielding electrode so as to define a storage capacitor therebetween, and the second portion overlays the plane organic layer and has no overlapping with the data line.

    摘要翻译: 本发明在一个方面涉及像素结构。 在一个实施例中,像素结构包括形成在衬底上的扫描线和形成在限定像素区域的衬底上的数据线,形成在衬底上的像素区域内的开关,形成在开关上的屏蔽电极,有机平面 形成在日期线和像素区域上并且与屏蔽电极不重叠的像素电极,以及具有从第一部分延伸的第一部分和第二部分的像素电极,并且形成在屏蔽电极和平面有机层的上方 像素区域,其中第一部分与屏蔽电极重叠以便在其间限定存储电容器,并且第二部分覆盖平面有机层并且不与数据线重叠。

    ARRAY SUBSTRATE, LIQUID CRYSTAL DISPLAY PANEL AND METHOD FOR MANUFACTURING THE SAME
    16.
    发明申请
    ARRAY SUBSTRATE, LIQUID CRYSTAL DISPLAY PANEL AND METHOD FOR MANUFACTURING THE SAME 有权
    阵列基板,液晶显示面板及其制造方法

    公开(公告)号:US20100296016A1

    公开(公告)日:2010-11-25

    申请号:US12647300

    申请日:2009-12-24

    IPC分类号: G02F1/1343 G02F1/13

    CPC分类号: G02F1/136286

    摘要: An active array substrate, a liquid crystal display panel and a method for manufacturing the active array substrate are provided. The active array substrate includes a base, scan lines, data lines and gate tracking lines disposed on the base. Each of the gate tracking lines has first portions, auxiliary portions and junction portions, wherein the junction portion and the first portion are formed in different layers. One of the junction portions is electrically connected with corresponding one of the first portions.

    摘要翻译: 提供有源阵列基板,液晶显示面板和制造有源阵列基板的方法。 有源阵列基板包括设置在基座上的基极,扫描线,数据线和栅极跟踪线。 每个栅极跟踪线具有第一部分,辅助部分和接合部分,其中接合部分和第一部分形成在不同的层中。 一个接合部分与相应的一个第一部分电连接。

    Method of forming a semiconductor device
    18.
    发明授权
    Method of forming a semiconductor device 有权
    形成半导体器件的方法

    公开(公告)号:US08916428B2

    公开(公告)日:2014-12-23

    申请号:US13343891

    申请日:2012-01-05

    摘要: A semiconductor device having dislocations and a method of fabricating the semiconductor device is disclosed. The exemplary semiconductor device and method for fabricating the semiconductor device enhance carrier mobility. The method includes providing a substrate having an isolation feature therein and two gate stacks overlying the substrate, wherein one of the gate stacks is atop the isolation feature. The method further includes performing a pre-amorphous implantation process on the substrate. The method further includes forming spacers adjoining sidewalls of the gate stacks, wherein at least one of the spacers extends beyond an edge the isolation feature. The method further includes forming a stress film over the substrate. The method also includes performing an annealing process on the substrate and the stress film.

    摘要翻译: 公开了一种具有位错的半导体器件和制造半导体器件的方法。 用于制造半导体器件的示例性半导体器件和方法增强载流子迁移率。 该方法包括提供其中具有隔离特征的衬底和覆盖衬底的两个栅极叠层,其中一个栅极堆叠位于隔离特征顶部。 该方法还包括在衬底上执行预非晶体注入工艺。 所述方法还包括形成邻接所述栅极叠层的侧壁的间隔区,其中所述间隔物中的至少一个延伸超过所述隔离特征的边缘。 该方法还包括在衬底上形成应力膜。 该方法还包括对衬底和应力膜进行退火处理。

    Semiconductor device with a dislocation structure and method of forming the same
    20.
    发明授权
    Semiconductor device with a dislocation structure and method of forming the same 有权
    具有位错结构的半导体器件及其形成方法

    公开(公告)号:US08629046B2

    公开(公告)日:2014-01-14

    申请号:US13177309

    申请日:2011-07-06

    IPC分类号: H01L21/28 H01L21/22

    摘要: A semiconductor device with bi-layer dislocation and method of fabricating the semiconductor device is disclosed. The exemplary semiconductor device and method for fabricating the semiconductor device enhance carrier mobility. The method includes providing a substrate having a gate stack. The method further includes performing a first pre-amorphous implantation process on the substrate and forming a first stress film over the substrate. The method also includes performing a first annealing process on the substrate and the first stress film. The method further includes performing a second pre-amorphous implantation process on the annealed substrate, forming a second stress film over the substrate and performing a second annealing process on the substrate and the second stress film.

    摘要翻译: 公开了一种具有双层位错的半导体器件和制造半导体器件的方法。 用于制造半导体器件的示例性半导体器件和方法增强载流子迁移率。 该方法包括提供具有栅叠层的衬底。 该方法还包括在衬底上执行第一预非晶体注入工艺并在衬底上形成第一应力膜。 该方法还包括对基板和第一应力膜执行第一退火处理。 该方法还包括在退火的衬底上执行第二预非晶体注入工艺,在衬底上形成第二应力膜,并对衬底和第二应力膜执行第二退火处理。