Method of making CMOS devices on strained silicon on glass
    11.
    发明申请
    Method of making CMOS devices on strained silicon on glass 失效
    在玻璃上的应变硅上制造CMOS器件的方法

    公开(公告)号:US20060189111A1

    公开(公告)日:2006-08-24

    申请号:US11060878

    申请日:2005-02-18

    IPC分类号: H01L21/44

    摘要: A method of making CMOS devices on strained silicon on glass includes preparing a glass substrate, including forming a strained silicon layer on the glass substrate; forming a silicon oxide layer by plasma oxidation of the strained silicon layer; depositing a layer of doped polysilicon on the silicon oxide layer; forming a polysilicon gate; implanting ions to form a LDD structure; depositing and forming a spacer dielectric on the gate structure; implanting and activation ions to form source and drain structures; depositing a layer of metal film; annealing the layer of metal film to form salicide on the source, drain and gate structures; removing any unreacted metal film; depositing a layer of interlayer dielectric; and forming contact holes and metallizing.

    摘要翻译: 在玻璃上的应变硅上制造CMOS器件的方法包括制备玻璃衬底,包括在玻璃衬底上形成应变硅层; 通过应变硅层的等离子体氧化形成氧化硅层; 在氧化硅层上沉积掺杂多晶硅层; 形成多晶硅栅极; 注入离子以形成LDD结构; 在栅极结构上沉积和形成间隔电介质; 植入和激活离子以形成源和漏结构; 沉积一层金属膜; 退火金属膜层,在源极,漏极和栅极结构上形成硅化物; 去除任何未反应的金属膜; 沉积层间电介质层; 并形成接触孔和金属化。

    Transfer method for forming a silicon-on-plastic wafer
    12.
    发明申请
    Transfer method for forming a silicon-on-plastic wafer 失效
    用于形成硅塑料晶片的转移方法

    公开(公告)号:US20070298588A1

    公开(公告)日:2007-12-27

    申请号:US11891502

    申请日:2007-08-10

    IPC分类号: H01L21/301

    摘要: A method of fabricating a silicon-on-plastic layer via layer transfer includes depositing a layer of SiGe on a silicon substrate; depositing a layer of silicon; implanting splitting hydrogen ions into the silicon substrate; bonding a glass substrate to the silicon layer; splitting the wafer; removing the silicon layer and a portion of the SiGe layer; depositing a dielectric on the silicon side of the silicon-on-glass wafer; applying adhesive and bonding a plastic substrate to the silicon side of the silicon-on-glass wafer; removing the glass from the glass side of the bonded, silicon-on-glass wafer to form a silicon-on-plastic wafer; and completing a desired IC device on the silicon-on-plastic. Multi-level structure may be fabricated according to the method of the invention by repeating the last few steps of the method of the invention.

    摘要翻译: 通过层转移制造硅塑料层的方法包括在硅衬底上沉积SiGe层; 沉积一层硅; 将氢离子注入到硅衬底中; 将玻璃基板结合到硅层; 分裂晶片; 去除所述硅层和所述SiGe层的一部分; 在玻璃上硅晶片的硅侧沉积电介质; 施加粘合剂并将塑料基板粘合到硅玻璃晶片的硅侧; 从接合的硅玻璃晶片的玻璃面上移除玻璃以形成硅 - 硅晶片; 并在塑料硅胶上完成所需的IC器件。 可以通过重复本发明方法的最后几个步骤,根据本发明的方法制造多层结构。

    Germanium photo detector having planar surface through germanium epitaxial overgrowth
    13.
    发明申请
    Germanium photo detector having planar surface through germanium epitaxial overgrowth 有权
    锗光电检测器具有通过锗外延过度生长的平面

    公开(公告)号:US20070099315A1

    公开(公告)日:2007-05-03

    申请号:US11353802

    申请日:2006-02-13

    IPC分类号: H01L21/00

    摘要: A method of fabricating a germanium photo detector includes preparing a silicon substrate wafer and depositing and planarizing a silicon oxide layer on the silicon substrate. Contact holes are formed in the silicon oxide layer. An N+ epitaxial germanium layer is grown on the silicon oxide layer and in the contact holes. An N+ germanium layer is formed by ELO. The structure is smoothed and thinned. An intrinsic germanium layer is grown on the N+ epitaxial germanium layer. A P+ germanium layer is formed on the intrinsic germanium layer and a silicon oxide overcoat is deposited. A window is opened through the silicon oxide overcoat to the P+ germanium layer. A layer of conductive material is deposited on the silicon oxide overcoat and in the windows therein. The conductive material is etched to form individual sensing elements.

    摘要翻译: 制造锗光电检测器的方法包括制备硅衬底晶片并在硅衬底上沉积并平面化氧化硅层。 在氧化硅层中形成接触孔。 在氧化硅层和接触孔中生长N +外延锗层。 N +锗层由ELO形成。 结构平滑和变薄。 内在锗层生长在N +外延锗层上。 在本征锗层上形成P +锗层,并沉积氧化硅外涂层。 通过氧化硅外涂层向P +锗层打开窗口。 一层导电材料沉积在氧化硅外涂层和其中的窗口中。 蚀刻导电材料以形成各个感测元件。

    Self-aligned cross point resistor memory array
    14.
    发明申请
    Self-aligned cross point resistor memory array 有权
    自对准交叉点电阻存储器阵列

    公开(公告)号:US20060246606A1

    公开(公告)日:2006-11-02

    申请号:US11120385

    申请日:2005-05-02

    IPC分类号: H01L21/8234

    摘要: A method of fabricating resistor memory array includes preparing a silicon substrate; depositing a bottom electrode, a sacrificial layer, and a hard mask layer on a substrate P+ layer; masking, patterning and etching to remove, in a first direction, a portion of the hard mask, the sacrificial material, the bottom electrode; depositing a layer of silicon oxide; masking, patterning and etching to remove, in a second direction perpendicular to the first direction, a portion of the hard mask, the sacrificial material, the bottom electrode;, and over etching to an N+ layer and at least 100 nm of the silicon substrate; depositing of a layer of silicon oxide; etching to remove any remaining hard mask and any remaining sacrificial material; depositing a layer of CMR material; depositing a top electrode; applying photoresist, patterning the photoresist and etching the top electrode; and incorporating the memory array into an integrated circuit.

    摘要翻译: 制造电阻器存储器阵列的方法包括制备硅衬底; 在衬底P +层上沉积底部电极,牺牲层和硬掩模层; 掩模,图案化和蚀刻以在第一方向上去除硬掩模,牺牲材料,底部电极的一部分; 沉积一层氧化硅; 掩模,图案化和蚀刻以在垂直于第一方向的第二方向上去除硬掩模,牺牲材料,底部电极的一部分,并且对N +层和至少100nm的硅衬底进行过蚀刻 ; 沉积一层氧化硅; 蚀刻以除去任何剩余的硬掩模和任何剩余的牺牲材料; 沉积一层CMR材料; 沉积顶部电极; 施加光致抗蚀剂,图案化光致抗蚀剂并蚀刻顶部电极; 并将存储器阵列并入集成电路中。

    Strained silicon fin structure
    15.
    发明申请
    Strained silicon fin structure 有权
    应变硅翅片结构

    公开(公告)号:US20060113522A1

    公开(公告)日:2006-06-01

    申请号:US11327092

    申请日:2006-01-06

    IPC分类号: H01L29/06

    摘要: Disclosing is a strained silicon finFET device having a strained silicon fin channel in a double gate finFET structure. The disclosed finFET device is a double gate MOSFET consisting of a silicon fin channel controlled by a self-aligned double gate for suppressing short channel effect and enhancing drive current. The silicon fin channel of the disclosed finFET device is a strained silicon fin channel, comprising a strained silicon layer deposited on a seed fin having different lattice constant, for example, a silicon layer deposited on a silicon germanium seed fin, or a carbon doped silicon layer deposited on a silicon seed fin. The lattice mismatch between the silicon layer and the seed fin generates the strained silicon fin channel in the disclosed finFET device to improve hole and electron mobility enhancement, in addition to short channel effect reduction characteristic inherently in a finFET device.

    摘要翻译: 公开了一种应变硅finFET器件,其具有双栅极finFET结构中的应变硅鳍通道。 所公开的finFET器件是由用于抑制短沟道效应和增强驱动电流的自对准双栅极控制的硅鳍通道组成的双栅极MOSFET。 所公开的finFET器件的硅鳍通道是应变硅鳍通道,包括沉积在具有不同晶格常数的种子鳍上的应变硅层,例如沉积在硅锗晶种鳍上的硅层或碳掺杂硅 层沉积在硅种子翅片上。 除了在finFET器件中固有的短沟道效应降低特性之外,硅层和种子鳍之间的晶格失配在所公开的finFET器件中产生应变硅鳍通道,以改善空穴和电子迁移率增强。

    Fabrication of a low defect germanium film by direct wafer bonding
    16.
    发明申请
    Fabrication of a low defect germanium film by direct wafer bonding 失效
    通过直接晶片接合制造低缺陷锗膜

    公开(公告)号:US20060099773A1

    公开(公告)日:2006-05-11

    申请号:US10985444

    申请日:2004-11-10

    IPC分类号: H01L21/30

    摘要: A method of fabricating a low defect germanium thin film includes preparing a silicon wafer for germanium deposition; forming a germanium film using a two-step CVD process, annealing the germanium thin film using a multiple cycle process; implanting hydrogen ions; depositing and smoothing a layer of tetraethylorthosilicate oxide (TEOS); preparing a counter wafer; bonding the germanium thin film to a counter wafer to form a bonded structure; annealing the bonded structure at a temperature of at least 375° C. to facilitate splitting of the bonded wafer; splitting the bonded structure to expose the germanium thin film; removing any remaining silicon from the germanium thin film surface along with a portion of the germanium thin film defect zone; and incorporating the low-defect germanium thin film into the desired end-product device.

    摘要翻译: 制造低缺陷锗薄膜的方法包括制备用于锗沉积的硅晶片; 使用两步CVD工艺形成锗膜,使用多循环工艺退火锗薄膜; 植入氢离子; 沉积和平滑一层四乙基原硅酸盐氧化物(TEOS); 准备一个反晶圆; 将锗薄膜结合到对置晶片上以形成结合结构; 在至少375℃的温度下对接合结构进行退火以促进键合晶片的分裂; 分离粘结结构以暴露锗薄膜; 从锗薄膜表面除去锗薄膜缺陷区的一部分剩余的硅; 并将低缺陷锗薄膜并入期望的最终产品装置中。

    Method of fabricating silicon on glass via layer transfer
    17.
    发明申请
    Method of fabricating silicon on glass via layer transfer 有权
    通过层转移在玻璃上制造硅的方法

    公开(公告)号:US20060019464A1

    公开(公告)日:2006-01-26

    申请号:US10894685

    申请日:2004-07-20

    IPC分类号: H01L21/30

    CPC分类号: H01L21/76254 Y10S438/977

    摘要: A method of fabricating a silicon-on-glass layer via layer transfer includes depositing a layer of SiGe on a silicon substrate; relaxing the SiGe layer; depositing a layer of silicon on the relaxed SiGe layer; implanting hydrogen ions in a second hydrogen implantation step to facilitate splitting of the wafer; bonding a glass substrate to the strained silicon layer to form a composite wafer; splitting the composite wafer to provide a split wafer; and processing the split wafer to prepare it for subsequent device fabrication.

    摘要翻译: 通过层转移制造硅 - 玻璃层的方法包括在硅衬底上沉积SiGe层; 放松SiGe层; 在松弛的SiGe层上沉积一层硅; 在第二氢注入步骤中注入氢离子以促进晶片的分裂; 将玻璃基板粘合到应变硅层以形成复合晶片; 分离复合晶片以提供分离晶片; 并处理分离晶片以准备其用于随后的器件制造。

    THREE-DIMENSIONAL QUANTUM DOT STRUCTURE FOR INFRARED PHOTODETECTION
    18.
    发明申请
    THREE-DIMENSIONAL QUANTUM DOT STRUCTURE FOR INFRARED PHOTODETECTION 有权
    红外光电三维量子结构

    公开(公告)号:US20050196894A1

    公开(公告)日:2005-09-08

    申请号:US10794158

    申请日:2004-03-03

    摘要: A 3D quantum dot optical path structure is provided, along with a method for selectively forming a 3D quantum dot optical path. The method comprises: forming a single crystal Si substrate with a surface; forming a Si feature in the substrate, such as a via, trench, or pillar; forming dots from a Ge or SiGe material overlying the Si feature; and, forming an optical path that includes the dots. In some aspects of the method, the Si feature has defect sites. For example, the Si feature may be formed with a miscut angle. As a result of the miscut angle, steps are formed in the Si feature plane. Then, the dots are formed in the Si feature steps. The miscut angle is in the range between 0.1 and 5 degrees, and the spacing between steps is in the range between 1 and 250 nanometers (nm).

    摘要翻译: 提供了3D量子点光路结构以及用于选择性地形成3D量子点光路的方法。 该方法包括:用表面形成单晶Si衬底; 在衬底中形成Si特征,例如通孔,沟槽或柱; 从覆盖Si特征的Ge或SiGe材料形成点; 并且形成包括点的光路。 在该方法的某些方面,Si特征具有缺陷位点。 例如,Si特征可以形成为错误角度。 作为误差角的结果,在Si特征平面中形成台阶。 然后,在Si特征步骤中形成点。 误差角在0.1和5度之间的范围内,并且步骤之间的间隔在1和250纳米(nm)之间的范围内。

    FABRICATION OF VERTICAL SIDEWALLS ON (110) SILICON SUBSTRATES FOR USE IN SI/SIGE PHOTODETECTORS
    19.
    发明申请
    FABRICATION OF VERTICAL SIDEWALLS ON (110) SILICON SUBSTRATES FOR USE IN SI/SIGE PHOTODETECTORS 有权
    用于SI / SIGE光电二极管的(110)硅基板上的垂直边的制造

    公开(公告)号:US20070259467A1

    公开(公告)日:2007-11-08

    申请号:US11416985

    申请日:2006-05-02

    IPC分类号: H01L21/00

    CPC分类号: H01L31/1812 Y02E10/50

    摘要: A method of fabricating vertical sidewalls on silicon (110) substrates for use in Si/SiGe photodetectors includes preparing a silicon (110) layer wherein the silicon (110) plane is parallel to an underlying silicon wafer surface. Masking the silicon (110) layer with mask sidewalls parallel to a silicon (111) layer plane and etching the silicon (110) layer to remove an un-masked portion thereof, leaving a patterned silicon (110) layer having vertical silicon (111) sidewalls. Removing the mask; growing SiGe-containing layers on the patterned silicon (110) layer; and fabricating a photodetector.

    摘要翻译: 在Si / SiGe光电探测器中使用的在硅(110)衬底上制造垂直侧壁的方法包括制备硅(110)层,其中硅(110)平面平行于下面的硅晶片表面。 屏蔽具有平行于硅(111)层平面的掩模侧壁的硅(110)层并蚀刻硅(110)层以去除其未掩蔽部分,留下具有垂直硅(111)的图案化硅(110)层, 侧壁 取下面罩; 在图案化的硅(110)层上生长含SiGe的层; 并制造光电检测器。

    Floating body germanium phototransistor with photo absorption threshold bias region
    20.
    发明申请
    Floating body germanium phototransistor with photo absorption threshold bias region 有权
    具有光吸收阈值偏置区域的浮体锗光电晶体管

    公开(公告)号:US20070004067A1

    公开(公告)日:2007-01-04

    申请号:US11261191

    申请日:2005-10-28

    IPC分类号: H01L31/00 H01L21/00

    CPC分类号: H01L31/1136

    摘要: A floating body germanium (Ge) phototransistor with a photo absorption threshold bias region, and an associated fabrication process are presented. The method includes: providing a p-doped Silicon (Si) substrate; selectively forming an insulator layer overlying a first surface of the Si substrate; forming an epitaxial Ge layer overlying the insulator layer; forming a channel region in the Ge layer; forming a gate dielectric, gate electrode, and gate spacers; forming source/drain (S/D) regions in the Ge layer; and, forming a photo absorption threshold bias region in the Ge layer, adjacent the channel region. In one aspect, the second S/D region has a length, longer than the first S/D length. The photo absorption threshold bias region underlies the second S/D region. Alternately, the second S/D region is separated from the channel by an offset, and the photo absorption threshold bias region is the offset in the Ge layer, after a light p-doping.

    摘要翻译: 提出了具有光吸收阈值偏置区域的浮体锗(Ge)光电晶体管,以及相关的制造工艺。 该方法包括:提供p掺杂硅(Si)衬底; 选择性地形成覆盖在所述Si衬底的第一表面上的绝缘体层; 形成覆盖绝缘体层的外延Ge层; 在Ge层中形成沟道区; 形成栅极电介质,栅电极和栅极间隔物; 在Ge层中形成源极/漏极(S / D)区域; 并且在Ge层中形成邻近沟道区的光吸收阈值偏置区域。 在一个方面,第二S / D区域具有比第一S / D长度更长的长度。 光吸收阈值偏置区域位于第二S / D区域的下方。 或者,第二S / D区域与沟道分离偏移,光吸收阈值偏置区域是在光p掺杂之后的Ge层中的偏移。