-
公开(公告)号:US10319647B2
公开(公告)日:2019-06-11
申请号:US15890001
申请日:2018-02-06
Applicant: STMicroelectronics, Inc.
Inventor: Qing Liu , John H. Zhang
IPC: H01L27/12 , H01L21/84 , H01L27/02 , H01L29/06 , H01L29/10 , H01L29/66 , H01L21/265 , H01L21/266 , H01L21/308 , H01L29/161 , H01L29/423
Abstract: An analog integrated circuit is disclosed in which short channel transistors are stacked on top of long channel transistors, vertically separated by an insulating layer. With such a design, it is possible to produce a high density, high power, and high performance analog integrated circuit chip including both short and long channel devices that are spaced far enough apart from one another to avoid crosstalk. In one embodiment, the transistors are FinFETs and the long channel devices are multi-gate FinFETs. In one embodiment, single and dual damascene devices are combined in a multi-layer integrated circuit cell. The cell may contain various combinations and configurations of the short and long-channel devices. A high density cell can be made by simply shrinking the dimensions of the cells and replicating two or more cells in the same size footprint as the original cell.
-
公开(公告)号:US10256351B2
公开(公告)日:2019-04-09
申请号:US15723149
申请日:2017-10-02
Applicant: STMICROELECTRONICS, INC.
Inventor: Qing Liu , John H. Zhang
IPC: H01L29/66 , H01L27/088 , H01L21/00 , H01L29/788 , H01L21/02
Abstract: A semi-floating gate transistor is implemented as a vertical FET built on a silicon substrate, wherein the source, drain, and channel are vertically aligned, on top of one another. Current flow between the source and the drain is influenced by a control gate and a semi-floating gate. Front side contacts can be made to each one of the source, drain, and control gate terminals of the vertical semi-floating gate transistor. The vertical semi-floating gate FET further includes a vertical tunneling FET and a vertical diode. Fabrication of the vertical semi-floating gate FET is compatible with conventional CMOS manufacturing processes, including a replacement metal gate process. Low-power operation allows the vertical semi-floating gate FET to provide a high current density compared with conventional planar devices.
-
公开(公告)号:US10204982B2
公开(公告)日:2019-02-12
申请号:US14048232
申请日:2013-10-08
Applicant: STMicroelectronics, Inc.
Inventor: Pierre Morin , Qing Liu , Nicolas Loubet
IPC: H01L29/06 , H01L21/84 , H01L27/12 , H01L29/78 , H01L21/8238
Abstract: A method for forming a semiconductor device includes forming a mask layer on a stressed semiconductor layer of a stressed, semiconductor-on-insulator wafer. An isolation trench bounding the stressed semiconductor layer is formed. The isolation trench extends through the mask layer and into the SOI wafer past an oxide layer thereof. A dielectric body is formed in the isolation trench. A relaxation reduction liner is formed on the dielectric body and on an adjacent sidewall of the stressed semiconductor layer. The mask layer on the stressed semiconductor layer is removed.
-
14.
公开(公告)号:US10170475B2
公开(公告)日:2019-01-01
申请号:US15448626
申请日:2017-03-03
Inventor: Stephane Allegret-Maret , Kangguo Cheng , Bruce Doris , Prasanna Khare , Qing Liu , Nicolas Loubet
IPC: H01L29/66 , H01L27/092 , H01L27/11 , H01L21/8238 , H01L21/84 , H01L29/786 , H01L21/02 , H01L21/265 , H01L21/3065 , H01L21/311 , H01L21/762 , H01L27/12 , H01L29/06 , H01L29/08 , H01L29/165 , H01L29/417
Abstract: An improved transistor with channel epitaxial silicon. In one aspect, a method of fabrication includes: forming a gate stack structure on an epitaxial silicon region disposed on a substrate, a width dimension of the epitaxial silicon region approximating a width dimension of the gate stack structure; and growing a raised epitaxial source and drain from the substrate, the raised epitaxial source and drain in contact with the epitaxial silicon region and the gate stack structure. For a SRAM device, further: removing an epitaxial layer in contact with the silicon substrate and the raised source and drain and to which the epitaxial silicon region is coupled leaving a space above the silicon substrate and under the raised epitaxial source and drain; and filling the space with an insulating layer and isolating the raised epitaxial source and drain and a channel of the transistor from the silicon substrate.
-
公开(公告)号:US10153371B2
公开(公告)日:2018-12-11
申请号:US14175215
申请日:2014-02-07
Applicant: STMICROELECTRONICS, INC. , GLOBALFOUNDRIES Inc.
Inventor: Xiuyu Cai , Qing Liu , Ruilong Xie
Abstract: A method is for making a semiconductor device. The method may include forming fins above a substrate, each fin having an upper fin portion including a first semiconductor material and a lower fin portion including a dielectric material. The method may include forming recesses into sidewalls of each lower fin portion to expose a lower surface of a respective upper fin portion, and forming a second semiconductor layer surrounding the fins including the exposed lower surfaces of the upper fin portions. The second semiconductor layer may include a second semiconductor material to generate stress in the first semiconductor material.
-
公开(公告)号:US10062714B2
公开(公告)日:2018-08-28
申请号:US15177715
申请日:2016-06-09
Inventor: Bruce Doris , Gauri Karve , Qing Liu
IPC: H01L31/072 , H01L27/12 , H01L29/66 , H01L29/78 , H01L29/417 , H01L21/306 , H01L21/02 , H01L21/8258 , H01L21/84 , H01L27/088 , H01L29/06 , H01L29/08 , H01L29/161 , H01L29/165
CPC classification number: H01L27/1211 , H01L21/02057 , H01L21/02532 , H01L21/30604 , H01L21/8258 , H01L21/845 , H01L27/0886 , H01L29/0649 , H01L29/0847 , H01L29/1054 , H01L29/161 , H01L29/165 , H01L29/41783 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/7848 , H01L29/785 , H01L29/7851
Abstract: A fin of silicon-germanium material is formed and covered with an epitaxially grown layer of silicon material. A dummy transistor gate is then formed to extend over a channel of the fin. Sidewall spacers are formed on each side of the dummy transistor gate and directly on top of the expitaxial silicon layer. Epitaxially grown raised source and drain regions are formed on each side of the dummy transistor gate adjacent the sidewall spacers. The dummy transistor gate and a portion of the epitaxial silicon layer (underneath said dummy transistor gate) are removed and replaced by a metal gate.
-
公开(公告)号:US20180239085A1
公开(公告)日:2018-08-23
申请号:US15962633
申请日:2018-04-25
Applicant: STMicroelectronics, Inc.
Inventor: Qing Liu
IPC: G02B6/10 , G02B6/122 , G02B6/13 , C30B25/04 , C30B29/06 , C30B23/04 , G02B6/136 , G02B6/032 , G02B6/12
CPC classification number: G02B6/107 , C30B23/04 , C30B25/04 , C30B29/06 , G02B6/032 , G02B6/122 , G02B6/131 , G02B6/136 , G02B2006/12061 , G02B2006/12173 , G02B2006/12176
Abstract: A strip of sacrificial semiconductor material is formed on top of a non-sacrificial semiconductor material substrate layer. A conformal layer of the non-sacrificial semiconductor material is epitaxially grown to cover the substrate layer and the strip of sacrificial semiconductor material. An etch is performed to selectively remove the strip of sacrificial semiconductor material and leave a hollow channel surrounded by the conformal layer and the substrate layer. Using an anneal, the conformal layer and the substrate layer are reflowed to produce an optical waveguide structure including the hollow channel.
-
公开(公告)号:US20180175202A1
公开(公告)日:2018-06-21
申请号:US15890880
申请日:2018-02-07
Applicant: International Business Machines Corporation , GlobalFoundries, Inc. , STMicroelectronics, Inc.
Inventor: Xiuyu Cai , Qing Liu , Kejia Wang , Ruilong Xie , Chun-Chen Yeh
IPC: H01L29/78 , H01L29/10 , H01L29/417 , H01L21/306 , H01L29/66
CPC classification number: H01L29/1033 , H01L21/30621 , H01L29/1054 , H01L29/20 , H01L29/41791 , H01L29/66522 , H01L29/66545 , H01L29/6656 , H01L29/66636 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A semiconductor device includes a fin patterned in a substrate; a gate disposed over and substantially perpendicular to the fin; a pair of epitaxial contacts including a III-V material over the fin and on opposing sides of the gate; and a channel region between the pair of epitaxial contacts under the gate including an undoped III-V material between doped III-V materials, the doped III-V materials including a dopant in an amount in a range from about 1e18 to about 1e20 atoms/cm3 and contacting the epitaxial contacts.
-
公开(公告)号:US09935179B2
公开(公告)日:2018-04-03
申请号:US15472556
申请日:2017-03-29
Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION , GLOBALFOUNDRIES, Inc. , STMICROELECTRONICS, INC.
Inventor: Xiuyu Cai , Qing Liu , Kejia Wang , Ruilong Xie , Chun-Chen Yeh
IPC: H01L21/336 , H01L29/66 , H01L29/06 , H01L27/088 , H01L21/8234
CPC classification number: H01L29/66795 , H01L21/823431 , H01L21/823437 , H01L27/0886 , H01L29/0653 , H01L29/41791 , H01L29/66545 , H01L29/6656
Abstract: A method for making a semiconductor device may include forming first and second spaced apart semiconductor active regions with an insulating region therebetween, forming at least one sacrificial gate line extending between the first and second spaced apart semiconductor active regions and over the insulating region, and forming sidewall spacers on opposing sides of the at least one sacrificial gate line. The method may further include removing portions of the at least one sacrificial gate line within the sidewall spacers and above the insulating region defining at least one gate line end recess, filling the at least one gate line end recess with a dielectric material, and forming respective replacement gates in place of portions of the at least one sacrificial gate line above the first and second spaced apart semiconductor active regions.
-
公开(公告)号:US09859423B2
公开(公告)日:2018-01-02
申请号:US14587655
申请日:2014-12-31
Applicant: STMICROELECTRONICS, INC. , GLOBALFOUNDRIES INC. , INTERNATIONAL BUSINESS MACHINES CORPORATION
Inventor: Qing Liu , Ruilong Xie , Chun-chen Yeh , Xiuyu Cai
IPC: H01L29/165 , H01L29/78 , H01L29/66 , H01L29/417
CPC classification number: H01L29/7848 , H01L29/165 , H01L29/41783 , H01L29/6681 , H01L29/7842 , H01L29/7851
Abstract: A hetero-channel FinFET device provides enhanced switching performance over a FinFET device having a silicon channel, and is easier to integrate into a fabrication process than is a FinFET device having a germanium channel. A FinFET device featuring the heterogeneous Si/SiGe channel includes a fin having a central region made of silicon and sidewall regions made of SiGe. A hetero-channel pFET device in particular has higher carrier mobility and less gate-induced drain leakage current than either a silicon device or a SiGe device. The hetero-channel FinFET permits the SiGe portion of the channel to have a Ge concentration in the range of about 25-40% and permits the fin height to exceed 40 nm while remaining stable.
-
-
-
-
-
-
-
-
-