-
公开(公告)号:US20240071848A1
公开(公告)日:2024-02-29
申请号:US17895916
申请日:2022-08-25
Applicant: Intel Corporation
Inventor: Bohan SHAN , Haobo CHEN , Brandon C. MARIN , Srinivas V. PIETAMBARAM , Bai NIE , Gang DUAN , Kyle ARRINGTON , Ziyin LIN , Hongxia FENG , Yiqun BAI , Xiaoying GUO , Dingying David XU , Jeremy D. ECTON , Kristof DARMAWIKARTA , Suddhasattwa NAD
IPC: H01L23/15 , H01L21/48 , H01L23/498
CPC classification number: H01L23/15 , H01L21/486 , H01L23/49816 , H01L23/49827
Abstract: Embodiments disclosed herein include package substrates. In an embodiment, the package substrate comprises a core, where the core comprises glass. In an embodiment, a first layer is under the core, a second layer is over the core, and a via is through the core, the first layer, and the second layer. In an embodiment a width of the via through the core is equal to a width of the via through the first layer and the second layer. In an embodiment, the package substrate further comprises a first pad under the via, and a second pad over the via.
-
公开(公告)号:US20230137877A1
公开(公告)日:2023-05-04
申请号:US17517152
申请日:2021-11-02
Applicant: Intel Corporation
Inventor: Bohan SHAN , Haobo CHEN , Omkar KARHADE , Malavarayan SANKARASUBRAMANIAN , Dingying XU , Gang DUAN , Bai NIE , Xiaoying GUO , Kristof DARMAWIKARTA , Hongxia FENG , Srinivas PIETAMBARAM , Jeremy D. ECTON
IPC: H01L23/00 , H01L25/065
Abstract: No-remelt solder joints can eliminate die or substrate movement in downstream reflow processes. In one example, one or more solder joints between two substrates can be formed as full IMC (intermetallic compound) solder joints. In one example, a full IMC solder joint includes a continuous layer (e.g., from the top pad to bottom pad) of intermetallic compounds. In one example, a full IMC joint can be formed by dispensing a no-remelt solder paste on some of the pads of one or both substrates to be bonded together.
-
23.
公开(公告)号:US20230087810A1
公开(公告)日:2023-03-23
申请号:US17482852
申请日:2021-09-23
Applicant: Intel Corporation
Inventor: Jeremy D. ECTON , Kristof DARMAWIKARTA , Suddhasattwa NAD , Oscar OJEDA , Bai NIE , Brandon C. MARIN , Gang DUAN , Jacob VEHONSKY , Onur OZKAN , Nicholas S. HAEHN
IPC: H01L23/498 , H01L21/48 , H01L23/00
Abstract: Embodiments disclosed herein include electronic packages and methods of forming such electronic packages. In an embodiment, an electronic package comprises a plurality of stacked layers. In an embodiment, a first trace is on a first layer, wherein the first trace has a first thickness. In an embodiment, a second trace is on the first layer, wherein the second trace has a second thickness that is greater than the first thickness. In an embodiment, a second layer is over the first trace and the second trace.
-
公开(公告)号:US20230085944A1
公开(公告)日:2023-03-23
申请号:US17482843
申请日:2021-09-23
Applicant: Intel Corporation
Inventor: Bai NIE , Brandon C. MARIN , Sandeep B. SANE , Leonel ARANA , Srinivas V. PIETAMBARAM , Tarek A. IBRAHIM
IPC: H01L23/498 , H01L23/538 , H01L25/065 , H01L23/00
Abstract: Embodiments disclosed herein include electronic packages and methods of forming such packages. In an embodiment, an electronic package comprises a core, where the core comprises an organic material. In an embodiment, a via is provided through a thickness of the core. In an embodiment, a shell is around the via, where the shell comprises a magnetic material. In an embodiment, a mold layer is over the core, and a bridge is embedded in the mold layer. In an embodiment, a column is through the mold layer, where the column is aligned with the via.
-
公开(公告)号:US20200312665A1
公开(公告)日:2020-10-01
申请号:US16363688
申请日:2019-03-25
Applicant: Intel Corporation
Inventor: Suddhasattwa NAD , Jeremy ECTON , Bai NIE , Rahul MANEPALLI , Marcel WALL
Abstract: Embodiments disclosed herein include electronic packages and methods of forming such packages. In an embodiment, an electronic package comprises a package substrate, a first die over the package substrate, the first die having a first bump pitch, a second die over the package substrate, the second die having a second bump pitch that is greater than the first bump pitch, and a plurality of conductive traces over the package substrate, the plurality of conductive traces electrically coupling the first die to the second die. In an embodiment, a first end region of the plurality of conductive traces proximate to the first die has a first line space (L/S) dimension, and a second end region of the plurality of conductive traces proximate to the second die has a second L/S dimension. In an embodiment, the second L/S dimension is greater than the first L/S dimension.
-
公开(公告)号:US20190295951A1
公开(公告)日:2019-09-26
申请号:US15934343
申请日:2018-03-23
Applicant: Intel Corporation
Inventor: Kristof DARMAWIKARTA , Hiroki TANAKA , Robert MAY , Sameer PAITAL , Bai NIE , Jesse JONES , Chung Kwang Christopher TAN
IPC: H01L23/538 , H01L23/522 , H01L23/00
Abstract: Embodiments include an electronic package with an embedded multi-interconnect bridge (EMIB) and methods of making such packages. Embodiments include a first layer, that is an organic material and a second layer disposed over the first layer. In an embodiment, a cavity is formed through the second layer to expose a first surface of the first layer. A bridge substrate is in the cavity and is supported by the first surface of the first layer. Embodiments include a first die over the second layer that is electrically coupled to a first contact on the bridge substrate, and a second die over the second layer that is electrically coupled to a second contact on the bridge substrate. In an embodiment the first die is electrically coupled to the second die by the bridge substrate.
-
-
-
-
-