Trench poly ESD formation for trench MOS and SGT
    22.
    发明授权
    Trench poly ESD formation for trench MOS and SGT 有权
    沟槽MOS和SGT的沟槽聚合物ESD形成

    公开(公告)号:US08772828B2

    公开(公告)日:2014-07-08

    申请号:US13911871

    申请日:2013-06-06

    申请人: Hong Chang John Chen

    发明人: Hong Chang John Chen

    IPC分类号: H01L29/78

    摘要: A semiconductor device includes a semiconductor material disposed in a trench with polysilicon lining at least the bottom of the trench. The semiconductor material includes differently doped regions configured as a PNP or NPN structure formed in the trench with differently doped regions located side by side across a width of the trench. It is emphasized that this abstract is provided to comply with rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.

    摘要翻译: 半导体器件包括设置在具有至少沟槽底部的多晶硅衬底的沟槽中的半导体材料。 半导体材料包括不同的掺杂区域,其被配置为在沟槽中形成的PNP或NPN结构,其中不同的掺杂区域跨越沟槽的宽度并排设置。 要强调的是,提供这个摘要是为了符合要求摘要的规则,允许搜索者或其他读者快速确定技术公开内容的主题。 提交它的理解是,它不会用于解释或限制权利要求的范围或含义。

    Shielded gate trench MOSFET with increased source-metal contact
    23.
    发明授权
    Shielded gate trench MOSFET with increased source-metal contact 有权
    屏蔽栅极沟槽MOSFET增加了源极 - 金属接触

    公开(公告)号:US08618601B2

    公开(公告)日:2013-12-31

    申请号:US13016804

    申请日:2011-01-28

    申请人: John Chen

    发明人: John Chen

    IPC分类号: H01L29/66

    摘要: A semiconductor device formed on a semiconductor substrate having a substrate top surface, includes: a gate trench extending from the substrate top surface into the semiconductor substrate; a gate electrode in the gate trench; a dielectric material disposed over the gate electrode; a body region adjacent to the gate trench; a source region embedded in the body region, at least a portion of the source region extending above the dielectric material; a contact trench that allows contact such as electrical contact between the source region and the body region; and a metal layer disposed over at least a portion of a gate trench opening, at least a portion of the source region, and at least a portion of the contact trench.

    摘要翻译: 一种半导体器件,形成在具有衬底顶表面的半导体衬底上,包括:从衬底顶表面延伸到半导体衬底中的栅极沟槽; 栅极沟槽中的栅电极; 设置在所述栅电极上的电介质材料; 与栅极沟槽相邻的体区; 源区域,其嵌入在所述体区中,所述源极区域的至少一部分延伸到所述介电材料之上; 接触沟槽,其允许诸如源极区域和身体区域之间的电接触的接触; 以及设置在栅极沟槽开口的至少一部分,源极区的至少一部分以及接触沟槽的至少一部分之上的金属层。

    Power MOSFET device with self-aligned integrated Schottky diode
    24.
    发明授权
    Power MOSFET device with self-aligned integrated Schottky diode 有权
    功率MOSFET器件,具有自对准集成肖特基二极管

    公开(公告)号:US08587061B2

    公开(公告)日:2013-11-19

    申请号:US13559502

    申请日:2012-07-26

    IPC分类号: H01L29/66

    摘要: A power MOSFET device and manufacturing method thereof, includes the steps of selectively depositing a first conductive material in the middle region at the bottom of a contact trench and contacting with light-doped N-type epitaxial layer to form a Schottky junction and depositing a second conductive material at the side wall and bottom corner of the contact trench and contacting with P-type heavy-doped body region to form an ohmic junction. The first and second conductive materials can respectively optimize the performance of the ohmic contact and the Schottky contact without compromise. Meanwhile, the corner of the contact trench is surrounded by P-type heavy-doped region thereby effectively reducing the leakage currents accumulated at the corner of the contact trench.

    摘要翻译: 功率MOSFET器件及其制造方法包括以下步骤:在接触沟槽的底部的中间区域选择性地沉积第一导电材料,并与光掺杂的N型外延层接触以形成肖特基结,并沉积第二导电材料 导电材料在接触沟槽的侧壁和底角处并与P型重掺杂体区域接触以形成欧姆结。 第一和第二导电材料可以分别优化欧姆接触和肖特基接触的性能而不折不扣。 同时,接触沟槽的角部被P型重掺杂区域围绕,从而有效地减少了在接触沟槽的拐角处积聚的漏电流。

    TRENCH POLY ESD FORMATION FOR TRENCH MOS AND SGT
    27.
    发明申请
    TRENCH POLY ESD FORMATION FOR TRENCH MOS AND SGT 有权
    TRENCH MOS和SGT的TRENCH POLY ESD形成

    公开(公告)号:US20120187472A1

    公开(公告)日:2012-07-26

    申请号:US13010427

    申请日:2011-01-20

    申请人: Hong Chang John Chen

    发明人: Hong Chang John Chen

    IPC分类号: H01L29/78 H01L21/336

    摘要: A semiconductor device and its method of fabrication are described. A trench formed in a semiconductor substrate is partially filling said trench with a semiconductor material that lines a bottom and sides of the trench, leaving a gap in a middle of the trench running lengthwise along the trench. A first portion of the semiconductor material located below the gap is doped with dopants of a first conductivity type. The gap is filled with a dielectric material. Second portions of the semiconductor material located on the sides of the trench on both sides of the dielectric material are doped with dopants of a second conductivity type. The doping forms a P—N—P or N—P—N structure running lengthwise along the trench with differently doped regions located side by side across a width of the trench.

    摘要翻译: 描述半导体器件及其制造方法。 形成在半导体衬底中的沟槽部分地填充所述沟槽,其中半导体材料对沟槽的底部和侧面进行排列,在沟槽的中间留下间隙,沿沟槽沿纵向延伸。 位于间隙下方的半导体材料的第一部分掺杂有第一导电类型的掺杂剂。 间隙填充有电介质材料。 位于电介质材料两侧的沟槽侧面的半导体材料的第二部分掺杂有第二导电类型的掺杂剂。 掺杂形成沿着沟槽纵向延伸的P-N-P或N-P-N结构,其中不同的掺杂区域跨越沟槽的宽度并排设置。

    Shielded gate trench MOSFET device and fabrication
    28.
    发明授权
    Shielded gate trench MOSFET device and fabrication 有权
    屏蔽栅沟槽MOSFET器件和制造

    公开(公告)号:US08193580B2

    公开(公告)日:2012-06-05

    申请号:US12583191

    申请日:2009-08-14

    IPC分类号: H01L29/78

    摘要: A semiconductor device embodiment includes a substrate, an active gate trench in the substrate, and an asymmetric trench in the substrate. The asymmetric trench has a first trench wall and a second trench wall, the first trench wall is lined with oxide having a first thickness, and the second trench wall is lined with oxide having a second thickness that is different from the first thickness. Another semiconductor device embodiment includes a substrate, an active gate trench in the substrate; and a source polysilicon pickup trench in the substrate. The source polysilicon pickup trench includes a polysilicon electrode, and top surface of the polysilicon electrode is below a bottom of a body region. Another semiconductor device includes a substrate, an active gate trench in the substrate, the active gate trench has a first top gate electrode and a first bottom source electrode, and a gate runner trench comprising a second top gate electrode and a second bottom source electrode. The second top gate electrode is narrower than the second bottom source electrode.

    摘要翻译: 半导体器件实施例包括衬底,衬底中的有源栅极沟槽和衬底中的不对称沟槽。 非对称沟槽具有第一沟槽壁和第二沟槽壁,第一沟槽壁衬有具有第一厚度的氧化物,并且第二沟槽壁衬有具有不同于第一厚度的第二厚度的氧化物。 另一半导体器件实施例包括衬底,衬底中的有源栅极沟槽; 以及衬底中的源极多晶硅拾取沟槽。 源多晶硅拾取沟槽包括多晶硅电极,并且多晶硅电极的顶表面在身体区域的底部之下。 另一个半导体器件包括衬底,衬底中的有源栅极沟槽,有源栅极沟槽具有第一顶部栅电极和第一底部源极电极,以及包括第二顶部栅电极和第二底部源极电极的栅极流道沟槽。 第二顶栅电极比第二底源电极窄。

    Power MOSFET Device with Self-Aligned Integrated Schottky and its Manufacturing Method
    29.
    发明申请
    Power MOSFET Device with Self-Aligned Integrated Schottky and its Manufacturing Method 有权
    具有自对准集成肖特基的功率MOSFET器件及其制造方法

    公开(公告)号:US20110316076A1

    公开(公告)日:2011-12-29

    申请号:US12826591

    申请日:2010-06-29

    IPC分类号: H01L29/78 H01L21/336

    摘要: A power MOSFET device and manufacturing method thereof, includes the steps of selectively depositing a first conductive material in the middle region at the bottom of a contact trench and contacting with light-doped N-type epitaxial layer to form a Schottky junction and depositing a second conductive material at the side wall and bottom corner of the contact trench and contacting with P-type heavy-doped body region to form an ohmic junction. The first and second conductive materials can respectively optimize the performance of the ohmic contact and the Schottky contact without compromise. Meanwhile, the corner of the contact trench is surrounded by P-type heavy-doped region thereby effectively reducing the leakage currents accumulated at the corner of the contact trench.

    摘要翻译: 功率MOSFET器件及其制造方法包括以下步骤:在接触沟槽的底部的中间区域选择性地沉积第一导电材料,并与光掺杂的N型外延层接触以形成肖特基结,并沉积第二导电材料 导电材料在接触沟槽的侧壁和底角处并与P型重掺杂体区域接触以形成欧姆结。 第一和第二导电材料可以分别优化欧姆接触和肖特基接触的性能而不折不扣。 同时,接触沟槽的角部被P型重掺杂区域围绕,从而有效地减少了在接触沟槽的拐角处积聚的漏电流。