Integrated assemblies and methods of forming integrated assemblies

    公开(公告)号:US11296103B2

    公开(公告)日:2022-04-05

    申请号:US16863000

    申请日:2020-04-30

    Abstract: Some embodiments include an integrated assembly having a vertical stack of alternating insulative and conductive levels. The conductive levels have terminal regions and nonterminal regions. The terminal regions are vertically thicker than the nonterminal regions. Channel material extends vertically through the stack. Tunneling material is adjacent the channel material. Charge-storage material is adjacent the tunneling material. High-k dielectric material is between the charge-storage material and the terminal regions of the conductive levels. The insulative levels have carbon-containing first regions between the terminal regions of neighboring conductive levels, and have second regions between the nonterminal regions of the neighboring conductive levels. Some embodiments include methods of forming integrated assemblies.

    Integrated Assemblies Having Charge-Trapping Material Arranged in Vertically-Spaced Segments, and Methods of Forming Integrated Assemblies

    公开(公告)号:US20200373325A1

    公开(公告)日:2020-11-26

    申请号:US16988548

    申请日:2020-08-07

    Abstract: Some embodiments include a memory array having a vertical stack of alternating insulative levels and wordline levels. The wordline levels have conductive terminal ends within control gate regions. The control gate regions are vertically spaced from one another by first insulative regions which include first insulative material. Charge-storage material is laterally outward of the conductive terminal ends, and is configured as segments. The segments of the charge-storage material are arranged one atop another and are vertically spaced from one another by second insulative regions which include second insulative material. The second insulative material has a different dielectric constant than the first insulative material. Charge-tunneling material extends vertically along the stack, and is adjacent to the segments of the charge-trapping material. Channel material extends vertically along the stack, and is adjacent to the charge-tunneling material. Some embodiments include methods of forming integrated assemblies.

    Vertical memory devices, memory arrays, and memory devices
    29.
    发明授权
    Vertical memory devices, memory arrays, and memory devices 有权
    垂直存储器件,存储器阵列和存储器件

    公开(公告)号:US09559201B2

    公开(公告)日:2017-01-31

    申请号:US14718785

    申请日:2015-05-21

    Inventor: Shyam Surthi

    Abstract: Vertical memory devices comprise vertical transistors in an array region and digit lines extending in a first direction and comprising a source region or a drain region of at least some of the vertical transistors. The vertical memory devices further include word lines extending in a second direction along sidewalls of the vertical transistors and along sidewalls of columns of an oxide material in a word line end region. The wordlines extend closer to an upper surface of the vertical memory device on the sidewalls of the oxide material than on the sidewalls of the vertical transistors. Memory arrays comprising vertical transistors in an array region, digit line, and word lines are disclosed, as are memory devices comprising transistors in an array region, digit lines, and word lines.

    Abstract translation: 垂直存储器件包括阵列区域中的垂直晶体管和沿第一方向延伸并且包括至少一些垂直晶体管的源极区域或漏极区域的数字线。 垂直存储器件还包括沿垂直晶体管的侧壁沿着第二方向延伸的字线,并且沿着字线端部区域中的氧化物材料的列的侧壁延伸。 字线在氧化物材料的侧壁上比垂直晶体管的侧壁更靠近垂直存储器件的上表面。 公开了包括阵列区域,数字线和字线中的垂直晶体管的存储器阵列,以及包括阵列区域,数字线和字线中的晶体管的存储器件。

    Memory arrays, semiconductor constructions, and methods of forming semiconductor constructions
    30.
    发明授权
    Memory arrays, semiconductor constructions, and methods of forming semiconductor constructions 有权
    存储阵列,半导体结构以及形成半导体结构的方法

    公开(公告)号:US09318493B2

    公开(公告)日:2016-04-19

    申请号:US14502978

    申请日:2014-09-30

    Abstract: Some embodiments include memory arrays. The memory arrays may have digit lines under vertically-oriented transistors, with the digit lines interconnecting transistors along columns of the array. Each individual transistor may be directly over only a single digit line, with the single digit line being entirely composed of one or more metal-containing materials. The digit lines can be over a deck, and electrically insulative regions can be directly between the digit lines and the deck. Some embodiments include methods of forming memory arrays. A plurality of linear segments of silicon-containing material may be formed to extend upwardly from a base of the silicon-containing material. The base may be etched to form silicon-containing footings under the linear segments, and the footings may be converted into metal silicide. The linear segments may be patterned into a plurality of vertically-oriented transistor pedestals that extend upwardly from the metal silicide footings.

    Abstract translation: 一些实施例包括存储器阵列。 存储器阵列可以在垂直取向的晶体管下面具有数字线,数字线将晶体管沿阵列的列互连。 每个单独的晶体管可以直接在单个数字线上,单个数字线完全由一个或多个含金属材料组成。 数字线可以在甲板上,电绝缘区域可以直接位于数字线和甲板之间。 一些实施例包括形成存储器阵列的方法。 可以形成多个含硅材料的线性段,以从含硅材料的基底向上延伸。 基底可以被蚀刻以在线性段下面形成含硅基底,并且基脚可以被转换成金属硅化物。 线性段可以被图案化成从金属硅化物基部向上延伸的多个垂直取向的晶体管基座。

Patent Agency Ranking