Integrated Structures and Methods of Forming Integrated Structures

    公开(公告)号:US20200176471A1

    公开(公告)日:2020-06-04

    申请号:US16783981

    申请日:2020-02-06

    Abstract: Some embodiments include an integrated structure having a first opening extending through a stack of alternating insulative levels and conductive levels. A nitride structure is within the first opening and narrows the first opening to form a second opening. Detectable oxide is between the nitride structure and one or more of the conductive levels. Some embodiments include an integrated structure having a conductive material, a select device gate material over the conductive material, and vertically-stacked conductive levels over the select device gate material. A first opening extends through the vertically-stacked levels to the conductive material and has opposing sidewalls along a cross-section. Nitride liners are along the sidewalls of the first opening. Detectable oxide is between at least one of the nitride liners and one or more of the vertically-stacked conductive levels. Some embodiments include methods for forming integrated structures.

    Integrated Structures and Methods of Forming Vertically-Stacked Memory Cells
    46.
    发明申请
    Integrated Structures and Methods of Forming Vertically-Stacked Memory Cells 有权
    形成垂直堆叠记忆单元的综合结构和方法

    公开(公告)号:US20160284719A1

    公开(公告)日:2016-09-29

    申请号:US14666002

    申请日:2015-03-23

    Abstract: Some embodiments include a method of forming vertically-stacked memory cells. An opening is formed through a stack of alternating insulative and conductive levels. Cavities are formed to extend into the conductive levels along sidewalls of the opening. At least one of the cavities is formed to be shallower than one or more others of the cavities. Charge-blocking dielectric and charge-storage structures are formed within the cavities. Some embodiments include an integrated structure having a stack of alternating insulative and conductive levels. Cavities extend into the conductive levels. At least one of the cavities is shallower than one or more others of the cavities by at least about 2 nanometers. Charge-blocking dielectric is within the cavities. Charge-storage structures are within the cavities.

    Abstract translation: 一些实施例包括形成垂直堆叠的存储单元的方法。 通过交替的绝缘和导电水平的叠层形成开口。 腔体形成为延伸到沿开口侧壁的导电水平。 空腔中的至少一个形成为比空腔中的一个或多个更浅。 在腔内形成电荷阻挡电介质和电荷储存结构。 一些实施例包括具有交替的绝缘和导电水平的叠层的集成结构。 穴位扩展到导电水平。 至少一个空腔比空腔中的一个或多个其它孔更浅,至少约2纳米。 电荷阻挡电介质位于空腔内。 电荷存储结构位于空腔内。

    Memory Arrays and Methods of Fabricating Integrated Structures
    47.
    发明申请
    Memory Arrays and Methods of Fabricating Integrated Structures 有权
    内存阵列和制造集成结构的方法

    公开(公告)号:US20160172373A1

    公开(公告)日:2016-06-16

    申请号:US15049097

    申请日:2016-02-21

    Abstract: Some embodiments include a memory array which has a stack of alternating first and second levels. Channel material pillars extend through the stack, and vertically-stacked memory cell strings are along the channel material pillars. A common source is under the stack and electrically coupled to the channel material pillars. The common source has conductive protective material over and directly against metal silicide, with the conductive protective material being a composition other than metal silicide. Some embodiments include methods of fabricating integrated structures.

    Abstract translation: 一些实施例包括具有交替的第一和第二电平的堆叠的存储器阵列。 通道材料柱延伸通过堆叠,并且垂直堆叠的存储器单元串沿着通道材料柱。 一个共同的来源在堆叠下,并且电耦合到通道材料柱。 普通源在金属硅化物上方具有导电保护材料,并且直接抵抗金属硅化物,导电保护材料是金属硅化物以外的组合物。 一些实施例包括制造集成结构的方法。

    Memory arrays
    48.
    发明授权
    Memory arrays 有权
    内存阵列

    公开(公告)号:US09287379B2

    公开(公告)日:2016-03-15

    申请号:US14281569

    申请日:2014-05-19

    Abstract: Some embodiments include a memory array which has a stack of alternating first and second levels. Channel material pillars extend through the stack, and vertically-stacked memory cell strings are along the channel material pillars. A common source is under the stack and electrically coupled to the channel material pillars. The common source has conductive protective material over and directly against metal silicide, with the conductive protective material being a composition other than metal silicide. Some embodiments include methods of fabricating integrated structures.

    Abstract translation: 一些实施例包括具有交替的第一和第二电平的堆叠的存储器阵列。 通道材料柱延伸通过堆叠,并且垂直堆叠的存储器单元串沿着通道材料柱。 一个共同的来源在堆叠下,并且电耦合到通道材料柱。 普通源在金属硅化物上方具有导电保护材料,并且直接抵抗金属硅化物,导电保护材料是金属硅化物以外的组合物。 一些实施例包括制造集成结构的方法。

Patent Agency Ranking