-
公开(公告)号:US09696363B2
公开(公告)日:2017-07-04
申请号:US14037074
申请日:2013-09-25
Applicant: STMicroelectronics S.r.l. , STMicroelectronics, Inc.
Inventor: Oleg Logvinov , Roberto Cappelletti , Mauro Conti
CPC classification number: G01R31/024 , H04B3/54 , H04B2203/5458 , H04B2203/5495
Abstract: Embodiments of the present disclosure include a method of operating an arc fault detection system, an arc fault detection system, and a system. An embodiment is a method of operating an arc fault detection system coupled to a power line, the method including determining one or more arc fault detection windows in power line signals on the power line, the power line signals comprising a communication signal and an alternating current (AC) power signal. The method further includes receiving the power line signals from the power line during the one or more arc fault detection windows, and performing arc fault detection processing on the received power line signals.
-
公开(公告)号:US09685555B2
公开(公告)日:2017-06-20
申请号:US14584161
申请日:2014-12-29
Applicant: STMICROELECTRONICS, INC. , INTERNATIONAL BUSINESS MACHINES CORPORATION , GLOBALFOUNDRIES Inc.
Inventor: Qing Liu , Nicolas Loubet , Chun-chen Yeh , Ruilong Xie , Xiuyu Cai
IPC: H01L29/49 , H01L29/78 , H01L29/66 , H01L29/06 , H01L21/768
CPC classification number: H01L29/7856 , H01L21/76816 , H01L21/76897 , H01L29/0657 , H01L29/4975 , H01L29/6681 , H01L2029/7858
Abstract: Tapered source and drain contacts for use in an epitaxial FinFET prevent short circuits and damage to parts of the FinFET during contact processing, thus improving device reliability. The inventive contacts feature tapered sidewalls and a pedestal where electrical contact is made to fins in the source and drain regions. The pedestal also provides greater contact area to the fins, which are augmented by extensions. Raised isolation regions define a valley around the fins. During source/drain contact formation, the valley is lined with a conformal barrier that also covers the fins themselves. The barrier protects underlying local oxide and adjacent isolation regions against gouging while forming the contact. The valley is filled with an amorphous silicon layer that protects the epitaxial fin material from damage during contact formation. A simple tapered structure is used for the gate contact.
-
公开(公告)号:US09685380B2
公开(公告)日:2017-06-20
申请号:US13907613
申请日:2013-05-31
Applicant: STMicroelectronics, Inc.
Inventor: Nicolas Loubet , Prasanna Khare , Qing Liu
IPC: H01L21/8238 , H01L27/092 , H01L21/3065 , H01L21/308
CPC classification number: H01L21/823807 , H01L21/3065 , H01L21/308 , H01L21/823821 , H01L21/823878 , H01L27/0922
Abstract: A method for co-integrating finFETs of two semiconductor material types, e.g., Si and SiGe, on a bulk substrate is described. Fins for finFETs may be formed in an epitaxial layer of a first semiconductor type, and covered with an insulator. A portion of the fins may be removed to form voids in the insulator, and the voids may be filled by epitaxially growing a semiconductor material of a second type in the voids. The co-integrated finFETs may be formed at a same device level.
-
504.
公开(公告)号:US20170170299A1
公开(公告)日:2017-06-15
申请号:US15437487
申请日:2017-02-21
Inventor: STEPHANE ALLEGRET-MARET , KANGGUO CHENG , BRUCE DORIS , PRASANNA KHARE , QING LIU , NICOLAS LOUBET
IPC: H01L29/66 , H01L27/11 , H01L21/8238
CPC classification number: H01L29/66772 , H01L21/823807 , H01L21/823814 , H01L21/84 , H01L27/092 , H01L27/1104 , H01L27/1116 , H01L29/78654
Abstract: An improved transistor with channel epitaxial silicon and methods for fabrication thereof. In one aspect, a method for fabricating a transistor includes: forming a gate stack structure on an epitaxial silicon region, a width dimension of the epitaxial silicon region approximating a width dimension of the gate stack structure; encapsulating the epitaxial silicon region under the gate stack structure with sacrificial spacers formed on both sides of the gate stack structure and the epitaxial silicon region; forming a channel of the transistor having a width dimension that approximates that of the epitaxial silicon region and the gate stack structure, the epitaxial silicon region and the gate stack structure formed on the channel of the transistor; removing the sacrificial spacers; and growing a raised epitaxial source and drain from the silicon substrate, with portions of the raised epitaxial source and drain in contact with the epitaxial silicon region.
-
公开(公告)号:US09679899B2
公开(公告)日:2017-06-13
申请号:US14833857
申请日:2015-08-24
Applicant: STMicroelectronics, Inc.
Inventor: Nicolas Loubet , Pierre Morin , Yann Mignot
IPC: H01L27/092 , H01L29/165 , H01L21/02 , H01L21/762 , H01L21/8238 , H01L29/49 , H01L29/78 , H01L29/06
CPC classification number: H01L21/823821 , H01L21/02381 , H01L21/02532 , H01L21/76224 , H01L21/823807 , H01L21/823878 , H01L27/0922 , H01L27/0924 , H01L29/0649 , H01L29/165 , H01L29/41791 , H01L29/4916 , H01L29/7842 , H01L29/785
Abstract: Integrated circuits are disclosed in which the strain properties of adjacent pFETs and nFETs are independently adjustable. The pFETs include compressive-strained SiGe on a silicon substrate, while the nFETs include tensile-strained silicon on a strain-relaxed SiGe substrate. Adjacent n-type and p-type FinFETs are separated by electrically insulating regions formed by a damascene process. During formation of the insulating regions, the SiGe substrate supporting the n-type devices is permitted to relax elastically, thereby limiting defect formation in the crystal lattice of the SiGe substrate.
-
公开(公告)号:US09679847B2
公开(公告)日:2017-06-13
申请号:US14734013
申请日:2015-06-09
Applicant: STMicroelectronics, Inc.
Inventor: John Hongguang Zhang
IPC: H01L23/528 , H01L21/768 , H01L23/535 , H01L29/66 , H01L29/78 , H01L29/423 , H01L21/28 , H01L29/49 , H01L29/51
CPC classification number: H01L29/66545 , H01L21/28088 , H01L21/768 , H01L21/76877 , H01L21/76885 , H01L21/76897 , H01L23/528 , H01L23/535 , H01L29/42376 , H01L29/4238 , H01L29/42384 , H01L29/4966 , H01L29/517 , H01L29/6656 , H01L29/66795 , H01L29/78 , H01L29/785 , H01L29/78645 , H01L29/78696
Abstract: An integrated circuit includes a source-drain region, a channel region adjacent to the source-drain region, a gate structure extending over the channel region and a sidewall spacer on a side of the gate structure and which extends over the source-drain region. A dielectric layer is provided in contact with the sidewall spacer and having a top surface. The gate structure includes a gate electrode and a gate contact extending from the gate electrode as a projection to reach the top surface. The side surfaces of the gate electrode and a gate contact are aligned with each other. The gate dielectric layer for the transistor positioned between the gate electrode and the channel region extends between the gate electrode and the sidewall spacer and further extends between the gate contact and the sidewall spacer.
-
公开(公告)号:US09661573B2
公开(公告)日:2017-05-23
申请号:US14953977
申请日:2015-11-30
Applicant: STMICROELECTRONICS, INC.
Inventor: Liwen Chu , George A. Vlantis
CPC classification number: H04W52/0222 , H04L29/1232 , H04L29/12839 , H04L61/2092 , H04L61/6022 , H04W8/26 , H04W12/06 , H04W52/0216 , H04W74/006 , H04W74/08 , H04W76/14 , H04W84/12 , Y02D70/142
Abstract: Multiple virtual MAC addresses may be added to WGA devices that may have different traffic streams to another device that requires different services, thus creating distinct MAC and device level implications. Beamforming training can be done at the device level for all virtual MAC addresses. Wakeup, doze, and ATIM power save can be done at the device level depending on the frames received. Authentication, deauthentication, association, and deassociation can be done variously at both levels. Further MSDUs can be aggregated for the multiple MAC addresses.
-
公开(公告)号:US09647086B2
公开(公告)日:2017-05-09
申请号:US14826803
申请日:2015-08-14
Applicant: GLOBALFOUNDRIES Inc. , International Business Machines Corporations , STMicroelectronics, Inc.
Inventor: Steven Bentley , Jody Fronheiser , Xin Miao , Joseph Washington , Pierre Morin
IPC: H01L29/66 , H01L29/06 , H01L21/265 , H01L21/324 , H01L21/306 , H01L21/308 , H01L21/02
CPC classification number: H01L29/66537 , H01L21/0245 , H01L21/02532 , H01L21/02538 , H01L21/265 , H01L21/26513 , H01L21/30604 , H01L21/3081 , H01L21/324 , H01L29/0638 , H01L29/105 , H01L29/1054 , H01L29/165
Abstract: A method of performing an early PTS implant and forming a buffer layer under a bulk or fin channel to control doping in the channel and the resulting bulk or fin device are provided. Embodiments include forming a recess in a substrate; forming a PTS layer below a bottom surface of the recess; forming a buffer layer on the bottom surface and on side surfaces of the recess; forming a channel layer on and adjacent to the buffer layer; and annealing the channel, buffer, and PTS layers.
-
509.
公开(公告)号:US09646939B2
公开(公告)日:2017-05-09
申请号:US15090996
申请日:2016-04-05
Inventor: John H. Zhang , Lawrence A. Clevenger , Carl Radens , Yiheng Xu , Byoung Youp Kim , Walter Kleemeier
IPC: H01L21/4763 , H01L23/00 , H01L21/768 , H01L21/66 , H01L23/528 , H01L23/532 , H01L23/522
CPC classification number: H01L23/562 , H01L21/76805 , H01L21/76843 , H01L21/76897 , H01L22/12 , H01L22/14 , H01L22/32 , H01L23/5223 , H01L23/5226 , H01L23/5227 , H01L23/5228 , H01L23/528 , H01L23/53266 , H01L2924/0002 , H01L2924/00
Abstract: Various embodiments facilitate die protection for an integrated circuit. In one embodiment, a multilayer structure is formed in multiple levels and along the edges of a die to prevent and detect damages to the die. The multilayer structure includes a support layer, a first plurality of dielectric pillars overlying the support layer, a metal layer that fills spaces between the first plurality of dielectric pillars, an insulation layer overlying the first plurality of dielectric pillars and the metal layer, a second plurality of dielectric pillars overlying the insulation layer, and a second metal layer that fills spaces between the second plurality of dielectric pillars.
-
公开(公告)号:US09640633B1
公开(公告)日:2017-05-02
申请号:US14974589
申请日:2015-12-18
Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION , GLOBALFOUNDRIES Inc. , STMicroelectronics, Inc.
Inventor: Andrew M. Greene , Qing Liu , Ruilong Xie , Chun-Chen Yeh
IPC: H01L29/66 , H01L29/78 , H01L21/02 , H01L21/306
CPC classification number: H01L29/66545 , H01L21/76224 , H01L21/823418 , H01L21/823431 , H01L21/823468 , H01L21/823475 , H01L21/823481 , H01L27/0886 , H01L29/0649 , H01L29/495 , H01L29/4966 , H01L29/4975 , H01L29/66515 , H01L29/66795 , H01L29/785
Abstract: A semiconductor device that includes a first fin structure in a first portion of a substrate, and a second fin structure in a second portion of the substrate, wherein the first portion of the substrate is separated from the second portion of the substrate by at least one isolation region. A gate structure present extending from the first fin structure across the isolation region to the second fin structure. The gate structure including a first portion on the first fin structure including a first work function metal having at least one void, an isolation portion that is voidless present overlying the isolation region, and a second portion on the second fin structure including a second work function metal.
-
-
-
-
-
-
-
-
-