-
公开(公告)号:US10680065B2
公开(公告)日:2020-06-09
申请号:US16052140
申请日:2018-08-01
Applicant: GLOBALFOUNDRIES Inc.
Inventor: George R. Mulfinger , Timothy J. McArdle , Jody Fronheiser , El Mehdi Bazizi , Yi Qi
IPC: H01L29/10 , H01L29/08 , H01L27/12 , H01L29/165 , H01L21/84 , H01L21/02 , H01L21/308 , H01L21/306 , H01L21/3065 , H01L21/027 , H01L29/786
Abstract: Device structures for a field-effect transistor and methods of forming a device structure for a field-effect transistor. A channel region is arranged laterally between a first source/drain region and a second source/drain region. The channel region includes a first semiconductor layer and a second semiconductor layer arranged over the first semiconductor layer. A gate structure is arranged over the second semiconductor layer of the channel region The first semiconductor layer is composed of a first semiconductor material having a first carrier mobility. The second semiconductor layer is composed of a second semiconductor material having a second carrier mobility that is greater than the first carrier mobility of the first semiconductor layer.
-
公开(公告)号:US10672439B2
公开(公告)日:2020-06-02
申请号:US16031350
申请日:2018-07-10
Applicant: GLOBALFOUNDRIES INC.
Inventor: Dhani Reddy Sreenivasula Reddy , Md Nadeem Iqbal
IPC: G11C7/12 , G11C7/06 , G11C11/4097 , G11C11/4091 , G11C11/4094 , G11C7/18
Abstract: The present disclosure relates to a structure which includes at least one keeper circuit which is configured to hold data to a precharged state during a first operation and be disabled during a second operation.
-
63.
公开(公告)号:US20200168504A1
公开(公告)日:2020-05-28
申请号:US16778884
申请日:2020-01-31
Applicant: GLOBALFOUNDRIES INC.
Inventor: Vimal Kamineni , Ruilong Xie , Mark Raymond
IPC: H01L21/768 , H01L29/66 , H01L21/285 , H01L29/78 , H01L21/8238 , H01L29/417
Abstract: Methods comprising forming a cobalt formation on an active feature of a semiconductor device, wherein the semiconductor device comprises an inactive feature above the cobalt formation; forming a cap on the cobalt formation; removing at least a portion of the inactive feature, wherein the cobalt formation is substantially not removed; forming a dielectric material above the cap; and forming a first contact to the cobalt formation. Systems configured to implement the methods. Semiconductor devices produced by the methods.
-
公开(公告)号:US10665667B2
公开(公告)日:2020-05-26
申请号:US16103357
申请日:2018-08-14
Applicant: GLOBALFOUNDRIES INC.
Inventor: Anupam Dutta , John J. Ellis-Monaghan
Abstract: The present disclosure relates to a semiconductor device, and more particularly, to a junctionless/accumulation mode transistor with dynamic control and method of manufacturing. The circuit includes a channel region and a threshold voltage control on at least one side of the channel region, the threshold voltage control being configured to provide dynamic control of a voltage threshold, leakage current, and breakdown voltage of the circuit, wherein the threshold voltage control is a different dopant or material of a source region and a drain region of the circuit.
-
公开(公告)号:US10665586B2
公开(公告)日:2020-05-26
申请号:US15708911
申请日:2017-09-19
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Cheng Chi
IPC: H01L27/088 , H01L29/66 , H01L29/45 , H01L29/08 , H01L21/768 , H01L23/485 , H01L29/417 , H01L21/02 , H01L21/3105 , H01L21/285 , H01L21/8234 , H01L21/311
Abstract: A method of concurrently forming source/drain contacts (CAs) and gate contacts (CBs) and device are provided. Embodiments include forming metal gates (PC) and source/drain (S/D) regions over a substrate; forming an ILD over the PCs and S/D regions; forming a mask over the ILD; concurrently patterning the mask for formation of CAs adjacent a first portion of each PC and CBs over a second portion of the PCs; etching through the mask, forming trenches extending through the ILD down to a nitride capping layer formed over each PC and a trench silicide (TS) contact formed over each S/D region; selectively growing a metal capping layer over the TS contacts formed over the S/D regions; removing the nitride capping layer from the second portion of each PC; and metal filling the trenches, forming the CAs and CBs.
-
公开(公告)号:US20200159105A1
公开(公告)日:2020-05-21
申请号:US16191589
申请日:2018-11-15
Applicant: GLOBALFOUNDRIES INC.
Inventor: Jia Zeng , Guillaume Bouche , Lei Sun , Geng Han
IPC: G03F1/24 , H01L21/033 , H01L21/308 , H01L21/3213 , H01L21/311
Abstract: Methods pattern a sacrificial material on an etch mask into mandrels using optical mask lithography, form a conformal material and a fill material on the mandrels, and planarize the fill material to the level of the conformal material. Such methods pattern the fill material into first mask features using extreme ultraviolet (EUV) lithography. These methods partially remove the conformal material to leave the conformal material on the sidewalls of the mandrels as second mask features. Spaces between the first mask features and the second mask features define an etching pattern. The spacing distance of the mandrels is larger than the spacing distance of the second mask features. Such methods transfer the etching pattern into the etch mask material, and subsequently transfer the etching pattern into an underlying layer. Openings in the underlying layer are filled with a conductor to form wiring in the etching pattern.
-
公开(公告)号:US10658388B2
公开(公告)日:2020-05-19
申请号:US16414203
申请日:2019-05-16
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Bartlomiej Pawlak
IPC: H01L27/01 , H01L27/12 , H01L29/786 , H01L21/84 , H01L29/06 , H01L21/8234 , H01L29/66 , H01L21/822 , H01L27/06
Abstract: A method includes forming a first circuit element in and above a first semiconductor layer, the first semiconductor layer being formed on a first buried insulating layer, forming drain and source regions of the first circuit element at least partially in the first semiconductor layer, and forming a layer stack above the first circuit element, the layer stack including a conductive layer, a second buried insulating layer formed above the conductive layer, and a second semiconductor layer formed above the second buried insulating layer, wherein the conductive layer is electrically isolated from the drain and source regions.
-
公开(公告)号:US10658243B2
公开(公告)日:2020-05-19
申请号:US16002385
申请日:2018-06-07
Applicant: GLOBALFOUNDRIES INC.
Inventor: Ruilong Xie , Daniel Chanemougame , Steven R. Soss , Steven J. Bentley , Chanro Park
IPC: H01L21/8234 , H01L27/088 , H01L21/311 , H01L29/66 , H01L29/51
Abstract: The present disclosure relates to methods for forming replacement metal gate (RMG) structures and related structures. A method may include: forming a portion of sacrificial material around each fin of a set of adjacent fins; forming a first dielectric region between the portions of sacrificial material; forming a second dielectric region on the first dielectric region; forming an upper source/drain region from an upper portion of each fin; removing only the second dielectric region and the sacrificial material; and forming a work function metal (WFM) in place of the second dielectric region and the sacrificial material. The semiconductor structure may include gate structures surrounding adjacent fins; a first dielectric region between the gate structures; a second dielectric region above the first dielectric region and between the gate structures; and a liner between the first dielectric region and the gate structures such that the second dielectric region directly contacts the gate structures.
-
69.
公开(公告)号:US10651284B2
公开(公告)日:2020-05-12
申请号:US15791650
申请日:2017-10-24
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Youngtag Woo , Daniel Chanemougame , Bipul C. Paul , Lars W. Liebmann , Heimanu Niebojewski , Xuelian Zhu , Lei Sun , Hui Zang
IPC: H01L29/49 , H01L27/092 , H01L29/78 , H01L21/28 , H01L29/66 , H01L29/417 , H01L21/8234 , H01L27/088
Abstract: One illustrative method disclosed includes, among other things, selectively forming a gate-to-source/drain (GSD) contact opening and a CB gate contact opening in at least one layer of insulating material and forming an initial gate-to-source/drain (GSD) contact structure and an initial CB gate contact structure in their respective openings, wherein an upper surface of each of the GSD contact structure and the CB gate contact structure is positioned at a first level, and performing a recess etching process on the initial GSD contact structure and the initial CB gate contact structure to form a recessed GSD contact structure and a recessed CB gate contact structure, wherein a recessed upper surface of each of these recessed contact structures is positioned at a second level that is below the first level.
-
公开(公告)号:US10651046B2
公开(公告)日:2020-05-12
申请号:US16154237
申请日:2018-10-08
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Hsueh-Chung Chen , Brendan O'Brien , Martin O'Toole , Keith Donegan
IPC: H01L21/311 , H01L21/768 , H01L21/033
Abstract: Methods of self-aligned multiple patterning. A mandrel is formed over a hardmask, and a planarizing layer is formed over the mandrel and the hardmask. The planarizing layer is patterned to form first and second trenches exposing respective first and second lengthwise sections of the mandrel. A portion of the patterned planarizing layer covers a third lengthwise section of the mandrel arranged between the first and second lengthwise sections of the mandrel. After patterning the planarizing layer, the first and second lengthwise sections of the mandrel are removed with an etching process to define a pattern including a mandrel line exposing respective first portions of the hardmask. The third lengthwise section of the mandrel is masked by the portion of the planarizing layer during the etching process, and the third lengthwise section covers a second portion of the hardmask arranged along the mandrel line between the first portions of the hardmask.
-
-
-
-
-
-
-
-
-