Resetting circuit
    1.
    发明授权
    Resetting circuit 有权
    复位电路

    公开(公告)号:US08604846B2

    公开(公告)日:2013-12-10

    申请号:US13295270

    申请日:2011-11-14

    IPC分类号: H03L7/00

    CPC分类号: G11C19/28

    摘要: An exemplary resetting circuit adapted for regulating a voltage on an output terminal of a shift register is disclosed. The resetting circuit includes a reset driving module and a reset module. The reset driving module is received with an enable signal to output a control voltage signal to an output terminal of the reset driving module. The reset module is electrically coupled to the output terminal of the shift register and the output terminal of the reset circuit driving module, and is controlled by the control voltage signal on the output terminal of the reset driving module to determine whether switching on an electrical path between the output terminal of the shift register and a gate-off voltage level.

    摘要翻译: 公开了一种适于调节移位寄存器的输出端上的电压的示例性复位电路。 复位电路包括复位驱动模块和复位模块。 复位驱动模块被接收有使能信号,以将控制电压信号输出到复位驱动模块的输出端子。 复位模块电耦合到移位寄存器的输出端和复位电路驱动模块的输出端,并由复位驱动模块的输出端上的控制电压信号控制,以确定是否接通电路 在移位寄存器的输出端子与栅极截止电压电平之间。

    RESETTING CIRCUIT
    2.
    发明申请
    RESETTING CIRCUIT 有权
    复位电路

    公开(公告)号:US20120169386A1

    公开(公告)日:2012-07-05

    申请号:US13295270

    申请日:2011-11-14

    IPC分类号: H03L7/00

    CPC分类号: G11C19/28

    摘要: An exemplary resetting circuit adapted for regulating a voltage on an output terminal of a shift register is disclosed. The resetting circuit includes a reset driving module and a reset module. The reset driving module is received with an enable signal to output a control voltage signal to an output terminal of the reset driving module. The reset module is electrically coupled to the output terminal of the shift register and the output terminal of the reset circuit driving module, and is controlled by the control voltage signal on the output terminal of the reset driving module to determine whether switching on an electrical path between the output terminal of the shift register and a gate-off voltage level.

    摘要翻译: 公开了一种适于调节移位寄存器的输出端上的电压的示例性复位电路。 复位电路包括复位驱动模块和复位模块。 复位驱动模块被接收有使能信号,以将控制电压信号输出到复位驱动模块的输出端子。 复位模块电耦合到移位寄存器的输出端和复位电路驱动模块的输出端,并由复位驱动模块的输出端上的控制电压信号控制,以确定是否接通电路 在移位寄存器的输出端子与栅极截止电压电平之间。

    Method of forming separated spacer structures in mixed-mode integrated circuits
    3.
    发明授权
    Method of forming separated spacer structures in mixed-mode integrated circuits 失效
    在混合模式集成电路中形成分离间隔结构的方法

    公开(公告)号:US06403487B1

    公开(公告)日:2002-06-11

    申请号:US08991192

    申请日:1997-12-16

    IPC分类号: H01L21302

    摘要: A method is provided for forming separated spacer structures in a mixed-mode integrated circuit, which can be used to form spacer structures with different widths for the various kinds of devices in the mixed-mode integrated circuit. The method is for use on a semiconductor substrate which is formed with at least a first gate for a first kind of device of the mixed-mode integrated circuit and a second gate for a second kind of device of the integrated circuit, with the second gate being larger in width than the first gate such that the first gate is formed with a first spacer structure on the sidewalls thereof to a first desired width while the second gate is formed with a second spacer structure on the sidewalls thereof to a second desired width larger than the first desired width. The method features a two-step etching process in which the first etching process is performed to form one spacer structure to the first desired width, while the second etching process is performed to form the other spacer structure to the second desired width.

    摘要翻译: 提供了一种用于在混合模式集成电路中形成分离的间隔结构的方法,其可用于形成用于混合模式集成电路中的各种装置的具有不同宽度的间隔结构。 该方法用于半导体衬底,该半导体衬底至少形成用于混合模式集成电路的第一种器件的第一栅极和集成电路的第二种器件的第二栅极,第二栅极 宽度大于第一栅极,使得第一栅极在其侧壁上形成具有第一间隔结构的第一期望宽度,而第二栅极在其侧壁上形成第二间隔结构,使其具有更大的第二期望宽度 比第一个期望的宽度。 该方法具有两步蚀刻工艺,其中执行第一蚀刻工艺以将第一蚀刻工艺形成为第一所需宽度,同时执行第二蚀刻工艺以形成另一间隔物结构至第二所需宽度。

    Process for producing memory devices having narrow buried N+ lines
    5.
    发明授权
    Process for producing memory devices having narrow buried N+ lines 失效
    具有窄掩埋N +线的存储器件的制造方法

    公开(公告)号:US5418176A

    公开(公告)日:1995-05-23

    申请号:US197748

    申请日:1994-02-17

    IPC分类号: H01L21/8246

    CPC分类号: H01L27/1122

    摘要: A process of fabricating a read only memory device (ROM) wherein the buried N+lines have desirable well defined very narrow widths and are closely spaced. In the process, an insulating layer is deposited on the substrate. Openings for the buried N+lines having vertical sidewalls are formed through the insulating layer. Spacer layers are formed on the vertical sidewalls of the openings. Impurities are implanted through the openings. The insulating layers is removed and the substrate is oxidized to form silicon oxide insulation strips over the buried N+implanted regions. Next, the read only memory (ROM) device is completed by fabricating floating gates and overlying control gates between the buried N+lines interconnected by a conductive lines that are orthogonal to the buried N+buried lines.

    摘要翻译: 一种制造只读存储器件(ROM)的工艺,其中掩埋的N +线具有期望的良好定义非常窄的宽度并且紧密间隔开。 在该过程中,绝缘层沉积在衬底上。 通过绝缘层形成具有垂直侧壁的埋入N +线的开口。 间隔层形成在开口的垂直侧壁上。 通过开口植入杂质。 绝缘层被去除并且衬底被氧化以在掩埋的N +注入区域上形成氧化硅绝缘条。 接下来,通过在与埋置的N +掩埋线正交的导线相互连接的掩埋N +线之间制造浮动栅极和覆盖控制栅极来完成只读存储器(ROM)器件。

    Tungsten-plug process
    6.
    发明授权
    Tungsten-plug process 失效
    钨丝塞过程

    公开(公告)号:US5364817A

    公开(公告)日:1994-11-15

    申请号:US238664

    申请日:1994-05-05

    IPC分类号: H01L21/285 H01L21/283

    CPC分类号: H01L21/28512

    摘要: A method of metallization using a tungsten plug is described. A contact hole is opened to the semiconductor substrate through an insulating layer covering semiconductor structures in and on the semiconductor substrate. A glue layer is deposited conformally over the surface of the insulating layer and within the contact opening. A tungsten plug is formed within the contact opening. The glue layer is removed except for portions of the glue layer underneath the tungsten plug and on the lower sides of the tungsten plug. Ditches are left on the upper sides of the tungsten plug where the glue layer has been removed. The ditches around the tungsten plug are filled with a dielectric material. A second metallization is deposited and patterned. The patterned second metallization does not extend over one side portion of the tungsten plug; that is, there is no dog-bone formation. There is no junction damage through the side portion of the tungsten plug not covered by the second metallization because the dielectric material filling the ditches protects the glue layer from being etched away. In a second embodiment of the invention, after the contact hole is opened, the insulating layer is reflowed forming an overhang around the contact hole. A glue layer is deposited conformally over the surface of the insulating layer and within the contact opening. A tungsten plug is formed within the contact opening.

    摘要翻译: 描述了使用钨丝塞的金属化方法。 通过覆盖半导体衬底中半导体结构的绝缘层向半导体衬底开口接触孔。 粘合剂层保形地沉积在绝缘层的表面上并且在接触开口内。 在接触开口内形成钨塞。 除了钨丝塞下方的胶水层的部分和钨丝塞的下侧外,胶层除去。 沟槽留在已经去除胶层的钨插头的上侧。 钨插塞周围的沟槽填充有电介质材料。 沉积和图案化第二金属化。 图案化的第二金属化不在钨塞的一个侧面上延伸; 也就是说,没有狗骨形成。 由于填充沟槽的电介质材料保护胶层不会被蚀刻掉,所以没有被第二金属化覆盖的钨塞的侧部没有结损坏。 在本发明的第二实施例中,在接触孔打开之后,绝缘层被回流,在接触孔周围形成伸出。 粘合剂层保形地沉积在绝缘层的表面上并且在接触开口内。 在接触开口内形成钨塞。

    Method of fabricating dual voltage MOS transistors
    7.
    发明授权
    Method of fabricating dual voltage MOS transistors 失效
    制造双电压MOS晶体管的方法

    公开(公告)号:US6033958A

    公开(公告)日:2000-03-07

    申请号:US108107

    申请日:1998-06-30

    IPC分类号: H01L21/8234

    CPC分类号: H01L21/823462

    摘要: A method of forming dual voltage MOS transistors includes first forming a mask layer, covering one of the at least two device regions and exposing another one of the two device regions. A gate oxide layer is then formed by thermal oxidation on the exposed device region. After removing the mask layer and exposing another gate oxide formed therebeneath, polysilicon gates for both of the two device regions can be formed.

    摘要翻译: 形成双电压MOS晶体管的方法包括:首先形成掩模层,覆盖所述至少两个器件区域中的一个并暴露两个器件区域中的另一个。 然后通过在暴露的器件区域上的热氧化形成栅极氧化物层。 在去除掩模层并暴露另外形成的栅极氧化物之后,可以形成用于两个器件区域的多晶硅栅极。

    Prevention of fluorine-induced gate oxide degradation in WSi polycide
structure
    8.
    发明授权
    Prevention of fluorine-induced gate oxide degradation in WSi polycide structure 失效
    防止WSI聚合物结构中氟诱发的栅极氧化物降解

    公开(公告)号:US5668394A

    公开(公告)日:1997-09-16

    申请号:US582599

    申请日:1996-01-03

    IPC分类号: H01L21/28 H01L29/49 H01L29/76

    摘要: A new method of fabricating a polycide gate is described. A gate polysilicon layer is provided a gate oxide layer on the surface of a substrate. A thin conducting diffusion barrier is deposited overlying the gate polysilicon layer. A of tungsten silicide is deposited overlying the thin diffusion barrier layer wherein a reaction gas in the deposition contains fluorine atoms and wherein fluorine atoms are incorporated into the tungsten layer. The gate polysilicon, thin conducting barrier, and tungsten silicide layers are patterned form the polycide gate structures. The wafer is annealed complete formation of the polycide gate structures wherein number of fluorine atoms from the tungsten silicide layer into the gate polysilicon layer are minimized by presence of the thin conducting diffusion barrier layer wherein because the diffusion of the fluorine atoms is the thickness of the gate oxide layer does not This prevents the device from degradation such as voltage shift and saturation current descrease.

    摘要翻译: 描述了一种制造多晶硅栅极的新方法。 栅极多晶硅层在衬底的表面上提供栅极氧化物层。 沉积在栅极多晶硅层上的薄导电扩散势垒。 沉积硅化硅的A,覆盖薄扩散阻挡层,其中沉积中的反应气体含有氟原子,并且其中氟原子被结合到钨层中。 门多晶硅,薄导电屏障和硅化钨层由多晶硅栅极结构构图。 晶片经过退火完成形成多晶硅栅极结构,其中从硅化钨层到栅极多晶硅层的氟原子数量通过存在薄导电扩散阻挡层而最小化,其中由于氟原子的扩散是 栅极氧化层不会阻止器件劣化,如电压偏移和饱和电流下降。

    Method of preventing fluorine-induced gate oxide degradation in
WSi.sub.x polycide structure
    9.
    发明授权
    Method of preventing fluorine-induced gate oxide degradation in WSi.sub.x polycide structure 失效
    防止WSX聚合物结构中氟诱发的栅极氧化物降解的方法

    公开(公告)号:US5364803A

    公开(公告)日:1994-11-15

    申请号:US80304

    申请日:1993-06-24

    摘要: A new method of fabricating a polycide gate structure is described. A gate polysilicon layer is provided overlying a gate oxide layer on the surface of a semiconductor substrate. A thin conducting diffusion barrier layer is deposited overlying the gate polysilicon layer. A layer of tungsten silicide is deposited overlying the thin conducting diffusion barrier layer wherein a reaction gas used in the deposition contains fluorine atoms and wherein the fluorine atoms are incorporated into the tungsten silicide layer. The gate polysilicon, thin conducting diffusion barrier, and tungsten silicide layers are patterned to form the polycide gate structures. The wafer is annealed to complete formation of the polycide gate structures wherein the number of fluorine atoms from the tungsten silicide layer diffusing into the gate polysilicon layer are minimized by the presence of the thin conducting diffusion barrier layer and wherein because the diffusion of the fluorine atoms is minimized, the thickness of the gate oxide layer does not increase. This prevents the device from degradation such as threshold voltage shift and saturation current decrease.

    摘要翻译: 描述了一种制造多晶硅栅极结构的新方法。 栅极多晶硅层设置在半导体衬底的表面上覆盖栅极氧化物层。 沉积在栅极多晶硅层上的薄导电扩散阻挡层。 一层硅化钨沉积在薄导电扩散阻挡层上,其中沉积中使用的反应气体含有氟原子,并且其中氟原子被结合到硅化钨层中。 栅极多晶硅,薄导电扩散阻挡层和硅化钨层被图案化以形成多晶硅栅极结构。 将晶片退火以完成多晶硅栅极结构的形成,其中通过薄导电扩散阻挡层的存在使扩散到栅极多晶硅层中的硅化钨层的氟原子的数量最小化,并且其中由于氟原子的扩散 栅极氧化物层的厚度不会增加。 这防止器件劣化,例如阈值电压偏移和饱和电流降低。