-
公开(公告)号:US20240038722A1
公开(公告)日:2024-02-01
申请号:US18378978
申请日:2023-10-11
Applicant: Intel Corporation
Inventor: Mark T. BOHR , Wilfred GOMES , Rajesh KUMAR , Pooya TADAYON , Doug INGERLY
IPC: H01L25/065 , H01L23/522 , H01L23/538 , H01L23/00
CPC classification number: H01L25/0655 , H01L23/5226 , H01L23/5384 , H01L24/13 , H01L2225/06541
Abstract: Hyperchip structures and methods of fabricating hyperchips are described. In an example, an integrated circuit assembly includes a first integrated circuit chip having a device side opposite a backside. The device side includes a plurality of transistor devices and a plurality of device side contact points. The backside includes a plurality of backside contacts. A second integrated circuit chip includes a device side having a plurality of device contact points thereon. The second integrated circuit chip is on the first integrated circuit chip in a device side to device side configuration. Ones of the plurality of device contact points of the second integrated circuit chip are coupled to ones of the plurality of device contact points of the first integrated circuit chip. The second integrated circuit chip is smaller than the first integrated circuit chip from a plan view perspective.
-
公开(公告)号:US20200258852A1
公开(公告)日:2020-08-13
申请号:US16635536
申请日:2017-09-29
Applicant: Intel Corporation
Inventor: Wilfred GOMES , Mark BOHR , Doug INGERLY , Rajesh KUMAR , Harish KRISHNAMURTHY , Nachiket Venkappayya DESAI
IPC: H01L23/64 , H01L25/065 , H01L23/00 , H01L23/498 , H01L21/48 , H01L21/56 , H01L25/00
Abstract: Techniques and mechanisms for providing an inductor with an integrated circuit (IC) die. In an embodiment, the IC die comprises integrated circuitry and one or more first metallization layers. The IC die is configured to couple to a circuit device including one or more second metallization layers, where such coupling results in the formation of an inductor which is coupled to the integrated circuitry. One or more loop structures of the inductor each span both some or all of the one or more first metallization layers and some or all of the one or more second metallization layers. In another embodiment, the IC die or the circuit device includes a ferromagnetic material to concentrate a magnetic flux which is provided with the inductor.
-
公开(公告)号:US20200035560A1
公开(公告)日:2020-01-30
申请号:US16316330
申请日:2017-08-25
Applicant: Intel Corporation
Inventor: Bruce BLOCK , Valluri R. RAO , Patrick MORROW , Rishabh MEHANDRU , Doug INGERLY , Kimin JUN , Kevin O'BRIEN , Patrick MORROW , Szyua S. LIAO
IPC: H01L21/822 , H01L29/04 , H01L29/08 , H01L23/528 , H01L23/00 , H01L29/16 , H01L29/20 , H01L27/092 , H01L27/12 , H01L23/532 , H01L21/8238 , H01L21/306 , H01L21/683 , H01L29/06 , H01L21/66
Abstract: Integrated circuit cell architectures including both front-side and back-side structures. One or more of back-side implant, semiconductor deposition, dielectric deposition, metallization, film patterning, and wafer-level layer transfer is integrated with front-side processing. Such double-side processing may entail revealing a back side of structures fabricated from the front-side of a substrate. Host-donor substrate assemblies may be built-up to support and protect front-side structures during back-side processing. Front-side devices, such as FETs, may be modified and/or interconnected during back-side processing. Back-side devices, such as FETs, may be integrated with front-side devices to expand device functionality, improve performance, or increase device density.
-
公开(公告)号:US20240363490A1
公开(公告)日:2024-10-31
申请号:US18140146
申请日:2023-04-27
Applicant: Intel Corporation
Inventor: Mohammad Enamul KABIR , Keith ZAWADZKI , Rahim KASIM , Sunny CHUGH , Zhizheng ZHANG , Christopher M. PELTO , Babita DHAYAL , John Kevin TAYLOR , Doug INGERLY
IPC: H01L23/48 , H01L21/768 , H01L23/00 , H01L23/498 , H01L23/58 , H01L29/06
CPC classification number: H01L23/481 , H01L21/76898 , H01L23/49827 , H01L23/585 , H01L24/16 , H01L29/0619 , H01L2224/16225
Abstract: Through-silicon via dies are described. In an example, a semiconductor die includes a substrate having a device side and a backside. An active device layer is in or on the device side of the substrate. A dielectric structure is over the active device layer. A first die-edge metal guard ring is in the dielectric structure and around an outer perimeter of the substrate. A plurality of metallization layers is in the dielectric structure and within the first die-edge metal guard ring. A plurality of through silicon vias is in the substrate and extend into the dielectric structure and are connected to the plurality of metallization layers. A plurality of backside metallization structures is beneath the backside of the substrate. The plurality of through silicon vias are connected to the plurality of backside metallization structures. A second die-edge metal guard ring is laterally around the plurality of backside metallization structures.
-
公开(公告)号:US20240243099A1
公开(公告)日:2024-07-18
申请号:US18615654
申请日:2024-03-25
Applicant: Intel Corporation
Inventor: Mark T. BOHR , Wilfred GOMES , Rajesh KUMAR , Pooya TADAYON , Doug INGERLY
IPC: H01L25/065 , H01L23/00 , H01L23/522 , H01L23/538
CPC classification number: H01L25/0655 , H01L23/5226 , H01L23/5384 , H01L24/13 , H01L2225/06541
Abstract: Hyperchip structures and methods of fabricating hyperchips are described. In an example, an integrated circuit assembly includes a first integrated circuit chip having a device side opposite a backside. The device side includes a plurality of transistor devices and a plurality of device side contact points. The backside includes a plurality of backside contacts. A second integrated circuit chip includes a device side having a plurality of device contact points thereon. The second integrated circuit chip is on the first integrated circuit chip in a device side to device side configuration. Ones of the plurality of device contact points of the second integrated circuit chip are coupled to ones of the plurality of device contact points of the first integrated circuit chip. The second integrated circuit chip is smaller than the first integrated circuit chip from a plan view perspective.
-
公开(公告)号:US20230238357A1
公开(公告)日:2023-07-27
申请号:US18128958
申请日:2023-03-30
Applicant: Intel Corporation
Inventor: Mark T. BOHR , Wilfred GOMES , Rajesh KUMAR , Pooya TADAYON , Doug INGERLY
IPC: H01L25/065 , H01L23/522 , H01L23/538 , H01L23/00
CPC classification number: H01L25/0655 , H01L23/5226 , H01L23/5384 , H01L24/13 , H01L2225/06541
Abstract: Hyperchip structures and methods of fabricating hyperchips are described. In an example, an integrated circuit assembly includes a first integrated circuit chip having a device side opposite a backside. The device side includes a plurality of transistor devices and a plurality of device side contact points. The backside includes a plurality of backside contacts. A second integrated circuit chip includes a device side having a plurality of device contact points thereon. The second integrated circuit chip is on the first integrated circuit chip in a device side to device side configuration. Ones of the plurality of device contact points of the second integrated circuit chip are coupled to ones of the plurality of device contact points of the first integrated circuit chip. The second integrated circuit chip is smaller than the first integrated circuit chip from a plan view perspective.
-
公开(公告)号:US20200066679A1
公开(公告)日:2020-02-27
申请号:US16348448
申请日:2017-12-21
Applicant: Intel Corporation
Inventor: Mark T. BOHR , Wilfred GOMES , Rajesh KUMAR , Pooya TADAYON , Doug INGERLY
IPC: H01L25/065 , H01L23/00 , H01L23/522 , H01L23/538
Abstract: Hyperchip structures and methods of fabricating hyperchips are described. In an example, an integrated circuit assembly includes a first integrated circuit chip having a device side opposite a backside. The device side includes a plurality of transistor devices and a plurality of device side contact points. The backside includes a plurality of backside contacts. A second integrated circuit chip includes a device side having a plurality of device contact points thereon. The second integrated circuit chip is on the first integrated circuit chip in a device side to device side configuration. Ones of the plurality of device contact points of the second integrated circuit chip are coupled to ones of the plurality of device contact points of the first integrated circuit chip. The second integrated circuit chip is smaller than the first integrated circuit chip from a plan view perspective.
-
公开(公告)号:US20240194533A1
公开(公告)日:2024-06-13
申请号:US18389625
申请日:2023-12-19
Applicant: Intel Corporation
Inventor: Valluri R. RAO , Patrick MORROW , Rishabh MEHANDRU , Doug INGERLY , Kimin JUN , Kevin O'BRIEN , Paul FISCHER , Szuya S. LIAO , Bruce BLOCK
IPC: H01L21/822 , G01R1/073 , H01L21/306 , H01L21/66 , H01L21/683 , H01L21/8238 , H01L23/00 , H01L23/528 , H01L23/532 , H01L25/065 , H01L27/092 , H01L27/12 , H01L29/04 , H01L29/06 , H01L29/08 , H01L29/16 , H01L29/20 , H01L29/66
CPC classification number: H01L21/8221 , H01L21/30625 , H01L21/6835 , H01L21/823807 , H01L21/823814 , H01L21/823821 , H01L21/823871 , H01L21/823878 , H01L22/14 , H01L23/528 , H01L23/53233 , H01L24/03 , H01L24/05 , H01L27/0924 , H01L27/1207 , H01L29/04 , H01L29/0696 , H01L29/0847 , H01L29/16 , H01L29/20 , G01R1/07307 , H01L24/08 , H01L25/0657 , H01L27/1214 , H01L27/1222 , H01L29/66545 , H01L2221/68345 , H01L2221/68363 , H01L2221/68381 , H01L2224/08147 , H01L2225/06565
Abstract: Integrated circuit cell architectures including both front-side and back-side structures. One or more of back-side implant, semiconductor deposition, dielectric deposition, metallization, film patterning, and wafer-level layer transfer is integrated with front-side processing. Such double-side processing may entail revealing a back side of structures fabricated from the front-side of a substrate. Host-donor substrate assemblies may be built-up to support and protect front-side structures during back-side processing. Front-side devices, such as FETs, may be modified and/or interconnected during back-side processing. Electrical test may be performed from front and back sides of a workpiece. Back-side devices, such as FETs, may be integrated with front-side devices to expand device functionality, improve performance, or increase device density.
-
公开(公告)号:US20220302051A1
公开(公告)日:2022-09-22
申请号:US17836117
申请日:2022-06-09
Applicant: Intel Corporation
Inventor: Wilfred GOMES , Mark BOHR , Doug INGERLY , Rajesh KUMAR , Harish KRISHNAMURTHY , Nachiket Venkappayya DESAI
IPC: H01L23/64 , H01L21/48 , H01L21/56 , H01L23/498 , H01L23/00 , H01L25/065 , H01L25/00
Abstract: Techniques and mechanisms for providing an inductor with an integrated circuit (IC) die. In an embodiment, the IC die comprises integrated circuitry and one or more first metallization layers. The IC die is configured to couple to a circuit device including one or more second metallization layers, where such coupling results in the formation of an inductor which is coupled to the integrated circuitry. One or more loop structures of the inductor each span both some or all of the one or more first metallization layers and some or all of the one or more second metallization layers. In another embodiment, the IC die or the circuit device includes a ferromagnetic material to concentrate a magnetic flux which is provided with the inductor.
-
公开(公告)号:US20210225808A1
公开(公告)日:2021-07-22
申请号:US17226967
申请日:2021-04-09
Applicant: Intel Corporation
Inventor: Mark T. BOHR , Wilfred GOMES , Rajesh KUMAR , Pooya TADAYON , Doug INGERLY
IPC: H01L25/065 , H01L23/522 , H01L23/538 , H01L23/00
Abstract: Hyperchip structures and methods of fabricating hyperchips are described. In an example, an integrated circuit assembly includes a first integrated circuit chip having a device side opposite a backside. The device side includes a plurality of transistor devices and a plurality of device side contact points. The backside includes a plurality of backside contacts. A second integrated circuit chip includes a device side having a plurality of device contact points thereon. The second integrated circuit chip is on the first integrated circuit chip in a device side to device side configuration. Ones of the plurality of device contact points of the second integrated circuit chip are coupled to ones of the plurality of device contact points of the first integrated circuit chip. The second integrated circuit chip is smaller than the first integrated circuit chip from a plan view perspective.
-
-
-
-
-
-
-
-
-