Abstract:
A light field device including: a plurality of microdisplays; a plurality of first lenses on the plurality of microdisplays and configured to refract light output from the plurality of microdisplays; and a plurality of second lenses on the plurality of first lenses and configured to refract light that is projected from the plurality of first lenses, wherein each of the plurality of microdisplays includes a light emitting region including a plurality of micro-LEDs and a bezel region surrounding the light emitting region, and a pitch of the plurality of second lenses is greater than a pitch of the plurality of first lenses.
Abstract:
An optical sensor is disclosed. The optical sensor may include a substrate, a topological insulator layer formed on the substrate, an oxide layer formed on the topological insulator layer, a graphene layer stacked on the oxide layer, and a dielectric layer covering the graphene layer.
Abstract:
A transparent display module includes: a transparent substrate; a line pattern provided on the transparent substrate in a form of a two-dimensional grid; a plurality of micro-pixel integrated circuits (ICs) provided on the line pattern; a plurality of inorganic light emitting elements provided on the line pattern or the plurality of micro-pixel ICs; a plurality of transparent areas formed in areas in which the line pattern is not provided, and at least one pixel circuit configured to supply a driving current to the plurality of inorganic light emitting elements.
Abstract:
A method of manufacturing a semiconductor device includes forming on a substrate gate electrodes extending in a first direction and spaced apart from each other in a second direction, forming capping patterns on the gate electrodes, forming interlayer dielectric layer filling spaces between adjacent gate electrodes, forming a hardmask on the interlayer dielectric layer with an opening selectively exposing second to fourth capping patterns, using the hardmask as an etch mask to form holes in the interlayer dielectric layer between the second and third gate electrodes and between the third and fourth gate electrodes, forming a barrier layer and a conductive layer in the holes, performing a first planarization to expose the hardmask, performing a second planarization to expose a portion of the barrier layer covering the second to fourth capping patterns, and performing a third planarization to completely expose the first to fourth capping patterns.
Abstract:
An electronic device and method for signal detection in a wireless communication system is provided. The electronic device includes a receiving unit configured to receive a radio frequency (RF) signal, a control unit configured to process the received signal, wherein processing the received signal comprises canceling a signal corresponding to a first stage in the received signal, detecting a signal corresponding to a second stage by applying lattice reduction, and determining a final detected signal by combining the detected signal corresponding to the second stage with candidates of the signal corresponding to the first stage.
Abstract:
A method of fabricating a semiconductor device includes forming first gate patterns on a semiconductor substrate using an etch mask pattern, forming a trench in the semiconductor substrate between the first gate patterns, forming an insulating layer in the trench, such that the insulating layer fills the trench and is disposed on the etch mask pattern, planarizing the insulating layer until a top surface of the etch mask pattern is exposed, etching a portion of the planarized insulating layer to form a device isolation layer in the trench, forming a second gate layer covering the etch mask pattern and disposed on the device isolation pattern, and planarizing the second gate layer until the top surface of the etch mask pattern is exposed, such that a second gate pattern is formed.
Abstract:
A method of fabricating a semiconductor device comprises: forming an etch stop layer to cover sidewall and top surfaces of first and second dummy gate patterns on a substrate; and forming an interlayer insulating layer on the substrate and the etch stop layer. The interlayer insulating layer is planarized to expose the etch stop layer on the first and second dummy gate patterns, and the etch stop layer is etched to expose the top surfaces and upper sidewall surfaces of the first and second dummy gate patterns, thereby forming a groove between the interlayer insulating layer and the first and second dummy gate patterns. The dummy gate patterns are removed, and gate electrodes are formed in their places.