Logic device having vertically extending metal-insulator-metal capacitor between interconnect layers and method of fabricating the same
    1.
    发明授权
    Logic device having vertically extending metal-insulator-metal capacitor between interconnect layers and method of fabricating the same 有权
    在互连层之间具有垂直延伸的金属 - 绝缘体 - 金属电容器的逻辑器件及其制造方法

    公开(公告)号:US07476922B2

    公开(公告)日:2009-01-13

    申请号:US10969098

    申请日:2004-10-20

    IPC分类号: H01L27/108 H01L29/94

    摘要: A logic device having a vertically extending MIM capacitor between interconnect layers includes a semiconductor substrate. A lower interconnect layer is located over the semiconductor substrate, and an upper interconnect layer is located over the lower interconnect layer. A U-shaped lower metal plate is interposed between the lower interconnect layer and the upper interconnect layer. The U-shaped lower metal plate directly contacts the lower interconnect layer. The capacitor dielectric layer covers the inner surface of the lower metal plate. Further, the capacitor dielectric layer has an extension portion interposed between the brim of the lower metal plate and the upper interconnect layer. An upper metal plate covers the inner surface of the capacitor dielectric layer. The upper metal plate is in contact with the upper interconnect layer and is confined by the capacitor dielectric layer.

    摘要翻译: 在互连层之间具有垂直延伸的MIM电容器的逻辑器件包括半导体衬底。 下部互连层位于半导体衬底上方,并且上互连层位于下互连层上。 U形下金属板插入在下互连层和上互连层之间。 U形下金属板直接接触下互连层。 电容器电介质层覆盖下金属板的内表面。 此外,电容器介电层具有插入在下金属板的边缘和上互连层之间的延伸部分。 上金属板覆盖电容器介电层的内表面。 上金属板与上互连层接触并被电容器电介质层约束。

    Method of forming dielectric layer using plasma enhanced atomic layer deposition technique
    2.
    发明授权
    Method of forming dielectric layer using plasma enhanced atomic layer deposition technique 失效
    使用等离子体增强原子层沉积技术形成介电层的方法

    公开(公告)号:US07166541B2

    公开(公告)日:2007-01-23

    申请号:US11149498

    申请日:2005-06-09

    IPC分类号: H01L21/31

    摘要: A method of forming a dielectric layer using a plasma enhanced atomic layer deposition technique includes: loading a semiconductor substrate having a three-dimensional structure into a reaction chamber; and repeatedly performing the following steps until a dielectric layer with a desired thickness is formed: supplying a source gas into the reaction chamber; stopping the supply of the source gas and purging the source gas remaining inside the reaction chamber; and supplying oxygen gas into the reaction chamber after purging the source gas, and applying RF power for oxygen plasma treatment, a level of the applied RF power and a partial pressure of the oxygen gas being increased concurrently with an increased aspect ratio of the three-dimensional structure.

    摘要翻译: 使用等离子体增强原子层沉积技术形成电介质层的方法包括:将具有三维结构的半导体衬底加载到反应室中; 并重复执行以下步骤,直到形成具有所需厚度的电介质层:将源气体供应到反应室中; 停止源气体的供给并清除剩余在反应室内的源气体; 并且在净化源气体之后将氧气供应到反应室中,并施加用于氧等离子体处理的RF功率,所施加的RF功率的水平和氧气的分压同时增加, 尺寸结构。

    Method of forming a thin film by atomic layer deposition
    3.
    发明申请
    Method of forming a thin film by atomic layer deposition 审中-公开
    通过原子层沉积形成薄膜的方法

    公开(公告)号:US20060078678A1

    公开(公告)日:2006-04-13

    申请号:US11247295

    申请日:2005-10-11

    IPC分类号: C23C16/00

    摘要: Methods of forming a thin film by atomic layer deposition are disclosed. These methods generally include the steps of loading a substrate into a reaction chamber, and injecting a first source gas containing a first atom into the reaction chamber to form a chemical adsorption layer containing the first atom on the substrate. In one representative embodiment, a first reaction gas is then injected into the reaction chamber while a first plasma power is applied to the reaction chamber such that the first reaction gas reacts with the chemical adsorption layer containing the first atom to form a first thin film on the substrate. A second source gas containing a second atom is then injected into the reaction chamber to form a chemical adsorption layer containing the second atom on the substrate having the first thin film. A second reaction gas is next injected into the reaction chamber while a second plasma power, which is higher than the first plasma power, is applied to the reaction chamber such that the second reaction gas reacts with the chemical adsorption layer containing the second atom to form a second thin film on the substrate. The first plasma power may be a value selected in a range equal to or greater than 0 W and less than about 500 W, and the second plasma power may be a value selected in a range greater than the first plasma power and less than about 2000 W. A thickness of the second thin film may be equal to or greater than a thickness of the first thin film.

    摘要翻译: 公开了通过原子层沉积形成薄膜的方法。 这些方法通常包括将衬底装载到反应室中的步骤,以及将含有第一原子的第一源气体注入到反应室中以形成在衬底上含有第一原子的化学吸附层。 在一个代表性的实施方案中,然后将第一反应气体注入到反应室中,同时将第一等离子体功率施加到反应室,使得第一反应气体与含有第一原子的化学吸附层反应以形成第一薄膜 底物。 然后将含有第二原子的第二源气体注入反应室,以形成含有第二原子的化学吸附层,该第二原子具有第一薄膜。 接着将第二反应气体注入反应室,同时将高于第一等离子体功率的第二等离子体功率施加到反应室,使得第二反应气体与含有第二原子的化学吸附层反应形成 在衬底上的第二薄膜。 第一等离子体功率可以是在等于或大于0W且小于约500W的范围内选择的值,并且第二等离子体功率可以是在大于第一等离子体功率的范围内选择的值,并且小于约2000 第二薄膜的厚度可以等于或大于第一薄膜的厚度。

    Logic device having vertically extending metal-insulator-metal capacitor between interconnect layers and method of fabricating the same
    4.
    发明申请
    Logic device having vertically extending metal-insulator-metal capacitor between interconnect layers and method of fabricating the same 有权
    在互连层之间具有垂直延伸的金属 - 绝缘体 - 金属电容器的逻辑器件及其制造方法

    公开(公告)号:US20050087879A1

    公开(公告)日:2005-04-28

    申请号:US10969098

    申请日:2004-10-20

    摘要: A logic device having a vertically extending MIM capacitor between interconnect layers includes a semiconductor substrate. A lower interconnect layer is located over the semiconductor substrate, and an upper interconnect layer is located over the lower interconnect layer. A U-shaped lower metal plate is interposed between the lower interconnect layer and the upper interconnect layer. The U-shaped lower metal plate directly contacts the lower interconnect layer. The capacitor dielectric layer covers the inner surface of the lower metal plate. Further, the capacitor dielectric layer has an extension portion interposed between the brim of the lower metal plate and the upper interconnect layer. An upper metal plate covers the inner surface of the capacitor dielectric layer. The upper metal plate is in contact with the upper interconnect layer and is confined by the capacitor dielectric layer.

    摘要翻译: 在互连层之间具有垂直延伸的MIM电容器的逻辑器件包括半导体衬底。 下部互连层位于半导体衬底上方,并且上互连层位于下互连层上。 U形下金属板插入在下互连层和上互连层之间。 U形下金属板直接接触下互连层。 电容器电介质层覆盖下金属板的内表面。 此外,电容器介电层具有插入在下金属板的边缘和上互连层之间的延伸部分。 上金属板覆盖电容器介电层的内表面。 上金属板与上互连层接触并被电容器电介质层约束。

    Method of forming a ZrO2 thin film using plasma enhanced atomic layer deposition and method of fabricating a capacitor of a semiconductor memory device having the thin film
    7.
    发明申请
    Method of forming a ZrO2 thin film using plasma enhanced atomic layer deposition and method of fabricating a capacitor of a semiconductor memory device having the thin film 失效
    使用等离子体增强原子层沉积法形成ZrO 2薄膜的方法以及制造具有薄膜的半导体存储器件的电容器的方法

    公开(公告)号:US20070026688A1

    公开(公告)日:2007-02-01

    申请号:US11485523

    申请日:2006-07-13

    摘要: Example embodiments of the present invention relate to a method of forming a dielectric thin film and a method of fabricating a semiconductor memory device having the same. Other example embodiments of the present invention relate to a method of forming a ZrO2 thin film and a method of fabricating a capacitor of a semiconductor memory device using the ZrO2 thin film as a dielectric layer. A method of forming a ZrO2 thin film may include supplying a zirconium precursor on a substrate maintained at a desired temperature, thereby forming a chemisorption layer of the precursor on the substrate. The zirconium precursor may be a tris(N-ethyl-N-methylamino)(tert-butoxy) zirconium precursor. The substrate having the chemisorption layer of the precursor may be exposed to the plasma atmosphere of oxygen-containing gas for a desired time, thereby forming a Zr oxide layer on the substrate, and a method of fabricating a capacitor of a semiconductor memory device having the ZrO2 thin film.

    摘要翻译: 本发明的示例性实施例涉及一种形成电介质薄膜的方法及其制造具有该电介质薄膜的半导体存储器件的方法。 本发明的其它示例性实施例涉及形成ZrO 2薄膜的方法和使用ZrO 2薄膜的半导体存储器件的电容器的制造方法 作为电介质层。 形成ZrO 2 H 2薄膜的方法可以包括在保持在所需温度的基板上提供锆前体,由此在基板上形成前体的化学吸附层。 锆前体可以是三(N-乙基-N-甲基氨基)(叔丁氧基)锆前体。 具有前体的化学吸附层的基板可以暴露于含氧气体的等离子体气氛所需的时间,从而在基板上形成Zr氧化物层,以及制造半导体存储器件的电容器的方法,其具有 ZrO 2薄膜。

    METHODS OF FORMING METAL LAYERS USING METAL-ORGANIC CHEMICAL VAPOR DEPOSITION
    8.
    发明申请
    METHODS OF FORMING METAL LAYERS USING METAL-ORGANIC CHEMICAL VAPOR DEPOSITION 审中-公开
    使用金属有机化学气相沉积法形成金属层的方法

    公开(公告)号:US20070178249A1

    公开(公告)日:2007-08-02

    申请号:US11623815

    申请日:2007-01-17

    IPC分类号: H05H1/24

    CPC分类号: C23C16/34 C23C16/56

    摘要: Provided is a method of forming a metal layer using metal-organic chemical vapor deposition (MOCVD). The method includes using MOCVD to form on a dielectric layer a metal layer having a first thickness, performing a first plasma process on the metal layer, using the MOCVD process to form a metal layer having a second thickness on the metal layer having the first thickness and performing a second plasma process on the metal layer having the second thickness, wherein the second plasma process has an energy level greater than the energy level of the first plasma process.

    摘要翻译: 提供了使用金属有机化学气相沉积(MOCVD)形成金属层的方法。 该方法包括使用MOCVD在电介质层上形成具有第一厚度的金属层,在金属层上执行第一等离子体处理,使用MOCVD工艺在具有第一厚度的金属层上形成具有第二厚度的金属层 以及对具有所述第二厚度的所述金属层执行第二等离子体处理,其中所述第二等离子体工艺具有大于所述第一等离子体工艺的能级的能级。