MICRO LED LAYOUT FOR AUGMENTED REALITY AND MIXED REALITY AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20230400692A1

    公开(公告)日:2023-12-14

    申请号:US18236381

    申请日:2023-08-21

    Inventor: ZHIBIAO ZHOU

    CPC classification number: G02B27/0172 H01L33/62 H01L25/0753 G02B2027/0178

    Abstract: A method of manufacturing a layout structure of Micro LED for augmented reality and mixed reality is provided in the present invention, including steps of providing a substrate with multiple display units arranged thereon to form an unit array and includes an edge region and a transparent region surrounded by the edge region, forming pixel driver circuits and a first transparent layer on the edge region, setting multiple Micro LEDs on the first transparent layer of edge regions, forming a second transparent layer on the Micro LEDs and the first transparent layer, thinning and removing the substrate on the transparent region to expose the first transparent layer, and forming a protection layer on back sides of the substrate and the exposed first transparent layer.

    CAPACITOR AND FABRICATION METHOD THEREOF

    公开(公告)号:US20170170256A1

    公开(公告)日:2017-06-15

    申请号:US14996244

    申请日:2016-01-15

    CPC classification number: H01L28/91

    Abstract: A method for fabricating capacitor is disclosed. The method includes the steps of: providing a material layer; forming a first conductive layer, a first dielectric layer, and a second conductive layer on the material layer; patterning the first dielectric layer and the second conductive layer to form a patterned first dielectric layer and a middle electrode; forming a second dielectric layer on the first conductive layer and the middle electrode; removing part of the second dielectric layer to form a patterned second dielectric layer; forming a third conductive layer on the first conductive layer and the patterned second dielectric layer, wherein the third conductive layer contacts the first conductive layer directly; and removing part of the third conductive layer to expose part of the patterned second dielectric layer.

Patent Agency Ranking