FinFET semiconductor structures and methods of fabricating same

    公开(公告)号:US10096488B2

    公开(公告)日:2018-10-09

    申请号:US15608283

    申请日:2017-05-30

    Abstract: The invention provides a method of forming a semiconductor structure, which include: providing an intermediate semiconductor structure having semiconductor substrate, a fin having an EG oxide layer in contact with at least a portion of the fin, and a gate stack disposed over a portion of the fin; forming a silicon nitride layer over portions of the fin that are not located under the gate stack; and after forming the silicon nitride layer, performing one or more ion implantation steps on the intermediate semiconductor structure. The invention also provides a method of forming a semiconductor structure including: providing an intermediate semiconductor structure having a semiconductor substrate, a fin having an EG oxide layer in contact with at least a portion of the fin, and a gate material disposed over the fin; forming, over the fin and gate material of the intermediate semiconductor structure, a gate stack hardmask including an oxide layer; forming a silicon nitride barrier layer on the oxide layer of the gate stack hardmask; performing one or more gate stack hardmask patterning steps; removing the EG oxide layer from portions of the fin that are not located under the gate; and subsequent to removing the EG oxide layer from portions of the fin that are not located under the gate, performing one or more ion implantation steps.

    Replacement gate structure on FinFET devices with reduced size fin in the channel region
    2.
    发明授权
    Replacement gate structure on FinFET devices with reduced size fin in the channel region 有权
    FinFET器件上的替代栅极结构,在沟道区域具有减小尺寸的鳍

    公开(公告)号:US09331202B2

    公开(公告)日:2016-05-03

    申请号:US14731876

    申请日:2015-06-05

    Inventor: Bingwu Liu Hui Zang

    Abstract: One illustrative method disclosed herein includes, among other things, forming a fin protection layer around a fin, forming a sacrificial gate electrode above a section of the fin protection layer, forming at least one sidewall spacer adjacent the sacrificial gate electrode, removing the sacrificial gate electrode to define a gate cavity that exposes a portion of the fin protection layer, oxidizing at least the exposed portion of the fin protection layer to thereby form an oxidized portion of the fin protection layer, and removing the oxidized portion of the fin protection layer so as to thereby expose a surface of the fin within the gate cavity.

    Abstract translation: 本文公开的一种说明性方法包括在鳍周围形成翅片保护层,在翅片保护层的一部分上形成牺牲栅电极,形成邻近牺牲栅电极的至少一个侧壁间隔物,去除牺牲栅极 电极,以限定露出所述鳍片保护层的一部分的栅极腔,至少氧化所述鳍片保护层的暴露部分,从而形成所述鳍片保护层的氧化部分,以及去除所述鳍片保护层的氧化部分,从而 从而使得在门腔内的翅片的表面露出。

    Fin-type transistor structures with extended embedded stress elements and fabrication methods
    3.
    发明授权
    Fin-type transistor structures with extended embedded stress elements and fabrication methods 有权
    具有扩展嵌入应力元件的鳍型晶体管结构和制造方法

    公开(公告)号:US09024368B1

    公开(公告)日:2015-05-05

    申请号:US14079757

    申请日:2013-11-14

    CPC classification number: H01L29/7848 H01L29/66795 H01L29/785

    Abstract: Fin-type transistor fabrication methods and structures are provided having extended embedded stress elements. The methods include, for example: providing a gate structure extending over a fin extending above a substrate; using isotropic etching and anisotropic etching to form an extended cavity within the fin, where the extended cavity in part undercuts the gate structure, and where the using of the isotropic etching and the anisotropic etching deepens the extended cavity into the fin below the undercut gate structure; and forming an embedded stress element at least partially within the extended cavity, including below the gate structure.

    Abstract translation: 鳍型晶体管制造方法和结构被提供具有延伸的嵌入应力元件。 所述方法包括例如:提供在衬底上延伸的翅片上延伸的栅极结构; 使用各向同性蚀刻和各向异性蚀刻在翅片内形成延伸空腔,其中延伸空腔部分地削弱了栅极结构,并且其中使用各向同性蚀刻和各向异性蚀刻将扩展腔加深到底切栅结构下方的翅片 ; 以及至少部分地在所述延伸空腔内形成嵌入的应力元件,包括在所述栅极结构下方。

    Semiconductor device having controlled final metal critical dimension
    4.
    发明授权
    Semiconductor device having controlled final metal critical dimension 有权
    控制最终金属临界尺寸的半导体器件

    公开(公告)号:US08846464B1

    公开(公告)日:2014-09-30

    申请号:US13799814

    申请日:2013-03-13

    Abstract: An approach for controlling a critical dimension (CD) of a RMG of a semiconductor device is provided. Specifically, embodiments of the present invention allow for CD consistency between a dummy gate and a subsequent RMG. In a typical embodiment, a dummy gate having a cap layer is formed over a substrate. A re-oxide layer is then formed over the substrate and around the dummy gate. A set of doping implants will then be implanted in the substrate, and the re-oxide layer will subsequently be removed (after the set of doping implants have been implanted). A set of spacers will then be formed along a set of side walls of the dummy gate and an epitaxial layer will be formed around the set of side walls. Thereafter, the dummy gate will be replaced with a metal gate (e.g., an aluminum or tungsten body having a high-k metal liner there-around).

    Abstract translation: 提供了一种用于控制半导体器件的RMG的临界尺寸(CD)的方法。 具体地,本发明的实施例允许伪门和随后的RMG之间的CD一致性。 在典型的实施例中,在衬底上形成具有盖层的虚拟栅极。 然后在衬底上并围绕虚拟栅极形成再氧化物层。 然后将一组掺杂植入物植入衬底中,并且随后将去除再氧化物层(在植入了该组掺杂植入物之后)。 然后将沿着伪栅极的一组侧壁形成一组间隔物,并且将在该组侧壁周围形成外延层。 此后,虚拟栅极将被金属栅极(例如,具有高k金属衬垫的铝或钨体)替代。

    Fabrication of nanowire field effect transistor structures
    6.
    发明授权
    Fabrication of nanowire field effect transistor structures 有权
    纳米线场效应晶体管结构的制作

    公开(公告)号:US09576856B2

    公开(公告)日:2017-02-21

    申请号:US14524628

    申请日:2014-10-27

    Inventor: Hui Zang Bingwu Liu

    Abstract: Methods are presented for facilitating fabrication of nanowire structures, such as one or more nanowire field effect transistors. The methods include, for instance: providing a substrate; providing first material layers and second material layers above the substrate, the first material layers interleaved with the second material layers; removing portions of the first material layers and second material layers, the removing forming a plurality of nanowire stacks, including first material nanowires and second material nanowires; removing the first material nanowires from at least one nanowire stack; and removing the second material nanowires from at least one other nanowire stack, where the at least one nanowire stack and at least one other nanowire stack include a p-type nanowire stack(s) and a n-type nanowire stack(s), respectively.

    Abstract translation: 提出了用于促进纳米线结构的制造的方法,例如一个或多个纳米线场效应晶体管。 所述方法包括,例如:提供基底; 在所述衬底上方提供第一材料层和第二材料层,所述第一材料层与所述第二材料层交错; 去除第一材料层和第二材料层的部分,去除形成多个纳米线堆叠,包括第一材料纳米线和第二材料纳米线; 从至少一个纳米线堆叠去除所述第一材料纳米线; 以及从至少一个其它纳米线堆叠去除所述第二材料纳米线,其中所述至少一个纳米线堆叠和至少一个其它纳米线堆叠分别包括p型纳米线堆叠和n型纳米线堆叠 。

    Metal-insulator-metal back end of line capacitor structures
    9.
    发明授权
    Metal-insulator-metal back end of line capacitor structures 有权
    金属绝缘体金属后端的线路电容器结构

    公开(公告)号:US09252203B2

    公开(公告)日:2016-02-02

    申请号:US14271515

    申请日:2014-05-07

    Inventor: Hui Zang Bingwu Liu

    Abstract: Embodiments of the present invention provide improved metal-insulator-metal (MIM) capacitors. In embodiments, series resistance is reduced by forming a via underneath the bottom plate of a MIM capacitor, leading to a metallization layer or intermediate metal sublayer. In embodiments, the MIM capacitor is formed with a corrugated shape to increase the plate surface area, allowing a thicker dielectric to be used, thereby mitigating leakage issues.

    Abstract translation: 本发明的实施例提供改进的金属 - 绝缘体 - 金属(MIM)电容器。 在实施例中,通过在MIM电容器的底板下面形成通孔,导致金属化层或中间金属子层来减小串联电阻。 在实施例中,MIM电容器形成为波纹形状以增加板表面积,允许使用更厚的电介质,从而减轻漏电问题。

    METAL-INSULATOR-METAL BACK END OF LINE CAPACITOR STRUCTURES
    10.
    发明申请
    METAL-INSULATOR-METAL BACK END OF LINE CAPACITOR STRUCTURES 有权
    金属绝缘子 - 金属后端线电容器结构

    公开(公告)号:US20150325635A1

    公开(公告)日:2015-11-12

    申请号:US14271515

    申请日:2014-05-07

    Inventor: Hui Zang Bingwu Liu

    Abstract: Embodiments of the present invention provide improved metal-insulator-metal (MIM) capacitors. In embodiments, series resistance is reduced by forming a via underneath the bottom plate of a MIM capacitor, leading to a metallization layer or intermediate metal sublayer. In embodiments, the MIM capacitor is formed with a corrugated shape to increase the plate surface area, allowing a thicker dielectric to be used, thereby mitigating leakage issues.

    Abstract translation: 本发明的实施例提供改进的金属 - 绝缘体 - 金属(MIM)电容器。 在实施例中,通过在MIM电容器的底板下面形成通孔,导致金属化层或中间金属子层来减小串联电阻。 在实施例中,MIM电容器形成为波纹形状以增加板表面积,允许使用更厚的电介质,从而减轻漏电问题。

Patent Agency Ranking