Structure to prevent deep trench moat charging and moat isolation fails
    3.
    发明授权
    Structure to prevent deep trench moat charging and moat isolation fails 有权
    结构防止深沟槽护城河充电和护城河隔离失效

    公开(公告)号:US09490223B2

    公开(公告)日:2016-11-08

    申请号:US14566773

    申请日:2014-12-11

    Abstract: A semiconductor structure is provided that includes a semiconductor on insulator (SOI) substrate comprising a bottom semiconductor layer, an epitaxial semiconductor layer present on the bottom semiconductor layer, a buried insulator layer present on the epitaxial semiconductor layer, and a top semiconductor layer present on the buried insulator layer. A deep trench moat (DTMOAT) is disposed in the SOI substrate and has a bottom surface contacting a dopant region of the bottom semiconductor layer. A moat contact electrically connecting the DTMOAT to the epitaxial semiconductor layer of the SOI substrate. Charges accumulated in the DTMOAT can be discharged through the heavily doped epitaxial semiconductor layer to ground, thus preventing the DTMOAT failure caused by the process-induced charge accumulation.

    Abstract translation: 提供一种半导体结构,其包括半导体绝缘体(SOI)衬底,其包括底部半导体层,存在于底部半导体层上的外延半导体层,存在于外延半导体层上的掩埋绝缘体层以及存在于外部半导体层上的顶部半导体层 埋层绝缘体层。 深沟槽沟(DTMOAT)设置在SOI衬底中并具有与底部半导体层的掺杂区接触的底面。 将DTMOAT电连接到SOI衬底的外延半导体层的护套接点。 在DTMOAT中累积的电荷可以通过重掺杂的外延半导体层放电到地面,从而防止由过程引起的电荷积累引起的DTMOAT故障。

    METHODS OF FORMING GATE STRUCTURES FOR FINFET DEVICES AND THE RESULTING SEMICONDUCTOR PRODUCTS
    8.
    发明申请
    METHODS OF FORMING GATE STRUCTURES FOR FINFET DEVICES AND THE RESULTING SEMICONDUCTOR PRODUCTS 审中-公开
    形成FINFET器件和结晶半导体产品的门结构的方法

    公开(公告)号:US20160071928A1

    公开(公告)日:2016-03-10

    申请号:US14943522

    申请日:2015-11-17

    Abstract: A transistor device includes first and second spaced-apart active regions positioned in a semiconductor substrate, each of the respective first and second spaced-apart active regions having at least one fin. First and second spaced-apart gate structures are positioned above the respective first and second active regions, each of the first and second gate structures having end surfaces. A gate separation structure is positioned between the first and second spaced-apart gate structures, wherein first and second opposing surfaces of the gate separation structure abut an entirety of the respective end surfaces of the first and second spaced-apart gate structures, and wherein an upper surface of the gate separation structure is positioned at a greater height level above the semiconductor substrate than an upper surface of the at least one fin of each of the respective first and second spaced-apart active regions.

    Abstract translation: 晶体管器件包括位于半导体衬底中的第一和第二间隔开的有源区,相应的第一和第二间隔开的有源区中的每一个具有至少一个鳍。 第一和第二间隔开的栅极结构位于相应的第一和第二有源区域的上方,第一和第二栅极结构中的每一个具有端面。 栅极分离结构位于第一和第二间隔开的栅极结构之间,其中栅极分离结构的第一和第二相对表面邻接第一和第二间隔开的栅极结构的相应端表面的整体,并且其中 栅极分离结构的上表面位于比半导体衬底的每个相应的第一和第二间隔开的有源区的至少一个鳍的上表面更高的高度上。

    Methods of forming gate structures for FinFET devices and the resulting semiconductor products
    9.
    发明授权
    Methods of forming gate structures for FinFET devices and the resulting semiconductor products 有权
    为FinFET器件形成栅极结构的方法和所得到的半导体产品

    公开(公告)号:US09219153B2

    公开(公告)日:2015-12-22

    申请号:US13972348

    申请日:2013-08-21

    Abstract: One method disclosed herein includes forming a stack of material layers to form gate structures, performing a first etching process to define an opening through the stack of materials that defines an end surface of the gate structures, forming a gate separation structure in the opening and performing a second etching process to define side surfaces of the gate structures. A device disclosed herein includes first and second active regions that include at least one fin, first and second gate structures, wherein each of the gate structures have end surfaces, and a gate separation structure positioned between the gate structures, wherein opposing surfaces of the gate separation structure abut the end surfaces of the gate structures, and wherein an upper surface of the gate separation structure is positioned above an upper surface of the at least one fin.

    Abstract translation: 本文公开的一种方法包括形成堆叠的材料层以形成栅极结构,执行第一蚀刻工艺以通过限定栅极结构的端面的材料层限定开口,在开口中形成栅极分离结构并执行 用于限定栅极结构的侧表面的第二蚀刻工艺。 本文公开的装置包括第一和第二有源区,其包括至少一个鳍状,第一和第二栅极结构,其中每个栅极结构具有端面,以及位于栅极结构之间的栅极分离结构,其中栅极的相对表面 分离结构邻接门结构的​​端面,并且其中门分离结构的上表面位于至少一个翅片的上表面上方。

    STRUCTURE TO PREVENT DEEP TRENCH MOAT CHARGING AND MOAT ISOLATION FAILS
    10.
    发明申请
    STRUCTURE TO PREVENT DEEP TRENCH MOAT CHARGING AND MOAT ISOLATION FAILS 有权
    结构防止深层摩托车充电和空运隔离失败

    公开(公告)号:US20160172314A1

    公开(公告)日:2016-06-16

    申请号:US14566773

    申请日:2014-12-11

    Abstract: A semiconductor structure is provided that includes a semiconductor on insulator (SOI) substrate comprising a bottom semiconductor layer, an epitaxial semiconductor layer present on the bottom semiconductor layer, a buried insulator layer present on the epitaxial semiconductor layer, and a top semiconductor layer present on the buried insulator layer. A deep trench moat (DTMOAT) is disposed in the SOI substrate and has a bottom surface contacting a dopant region of the bottom semiconductor layer. A moat contact electrically connecting the DTMOAT to the epitaxial semiconductor layer of the SOI substrate. Charges accumulated in the DTMOAT can be discharged through the heavily doped epitaxial semiconductor layer to ground, thus preventing the DTMOAT failure caused by the process-induced charge accumulation.

    Abstract translation: 提供一种半导体结构,其包括半导体绝缘体(SOI)衬底,其包括底部半导体层,存在于底部半导体层上的外延半导体层,存在于外延半导体层上的掩埋绝缘体层以及存在于外部半导体层上的顶部半导体层 埋层绝缘体层。 深沟槽沟(DTMOAT)设置在SOI衬底中并具有与底部半导体层的掺杂区接触的底面。 将DTMOAT电连接到SOI衬底的外延半导体层的护套接点。 在DTMOAT中累积的电荷可以通过重掺杂的外延半导体层放电到地面,从而防止由过程引起的电荷积累引起的DTMOAT故障。

Patent Agency Ranking