NON-VOLATILE MEMORY WITH DOUBLE CAPA IMPLANT

    公开(公告)号:US20200265894A1

    公开(公告)日:2020-08-20

    申请号:US16866955

    申请日:2020-05-05

    Abstract: An EEPROM includes a floating gate transistor having a source region, a channel region and a drain region. A first capa implant zone on a drain-side of the floating gate transistor has a first dopant concentration level. A second capa implant zone in the first capa implant zone adjacent the drain region has a second dopant concentration level that is greater than the first dopant concentration level. A gate oxide region insulates the floating gate electrode from the channel region, first capa implant zone and second capa implant zone. A thickness of the gate oxide region is thinner at the second capa implant zone than at the channel region and first capa implant zone.

    NON-VOLATILE MEMORY WITH DOUBLE CAPA IMPLANT

    公开(公告)号:US20200035304A1

    公开(公告)日:2020-01-30

    申请号:US16048524

    申请日:2018-07-30

    Abstract: An EEPROM includes a floating gate transistor having a source region, a channel region and a drain region. A first capa implant zone on a drain-side of the floating gate transistor has a first dopant concentration level. A second capa implant zone in the first capa implant zone adjacent the drain region has a second dopant concentration level that is greater than the first dopant concentration level. A gate oxide region insulates the floating gate electrode from the channel region, first capa implant zone and second capa implant zone. A thickness of the gate oxide region is thinner at the second capa implant zone than at the channel region and first capa implant zone.

    NON-VOLATILE MEMORY
    9.
    发明申请

    公开(公告)号:US20220123119A1

    公开(公告)日:2022-04-21

    申请号:US17504198

    申请日:2021-10-18

    Abstract: A memory transistor for a non-volatile memory cell includes a source region and a drain region implanted in a semiconductor substrate. The source region is spaced from the drain region. A double gate region for the memory transistor extends at least partly in depth in the semiconductor substrate between the source region and the drain region and further extends beyond this source region and this drain region. The memory cell further includes a selection transistor having a gate region that partially extends over the double gate region for the memory transistor.

Patent Agency Ranking