Semiconductor devices including raised source/drain stressors and methods of manufacturing the same
    1.
    发明授权
    Semiconductor devices including raised source/drain stressors and methods of manufacturing the same 有权
    包括升高的源极/漏极应力源的半导体器件及其制造方法

    公开(公告)号:US09502413B2

    公开(公告)日:2016-11-22

    申请号:US14828108

    申请日:2015-08-17

    Abstract: A semiconductor device including source drain stressors is provided. The semiconductor device includes a gate structure including a gate insulating layer and a gate electrode on a semiconductor substrate. Gate spacers may be disposed on sidewalls of the gate structure and a stressor pattern including an impurity region is disposed on a side of the gate structure. The stressor pattern includes a protruded portion having a top surface higher than a bottom surface of the gate structure and a facet in the protruded portion. The facet is slanted at a predetermined angle with respect to an upper surface of the semiconductor substrate and forms a concave portion with one of the gate spacers. A blocking insulating layer may extend conformally on the stressor pattern and the gate spacers and an insulating wing pattern is disposed in the concave portion on the blocking insulating layer.

    Abstract translation: 提供了包括源漏应力源的半导体器件。 半导体器件包括在半导体衬底上包括栅极绝缘层和栅电极的栅极结构。 栅极间隔物可以设置在栅极结构的侧壁上,并且包括杂质区的应力源图案设置在栅极结构的一侧。 应力源图案包括具有高于栅极结构的底表面的顶表面和突出部分中的刻面的突出部分。 小面相对于半导体衬底的上表面以预定角度倾斜,并与其中一个栅极间隔物形成凹部。 阻挡绝缘层可以在应力器图案上保形地延伸,并且栅极间隔件和绝缘翼图案设置在阻挡绝缘层上的凹部中。

    SEMICONDUCTOR DEVICES INCLUDING SOURCE/DRAIN STRESSORS AND METHODS OF MANUFACTURING THE SAME
    2.
    发明申请
    SEMICONDUCTOR DEVICES INCLUDING SOURCE/DRAIN STRESSORS AND METHODS OF MANUFACTURING THE SAME 审中-公开
    包括源/排水压力机的半导体器件及其制造方法

    公开(公告)号:US20150357329A1

    公开(公告)日:2015-12-10

    申请号:US14828108

    申请日:2015-08-17

    Abstract: A semiconductor device including source drain stressors is provided. The semiconductor device includes a gate structure including a gate insulating layer and a gate electrode on a semiconductor substrate. Gate spacers may be disposed on sidewalls of the gate structure and a stressor pattern including an impurity region is disposed on a side of the gate structure. The stressor pattern includes a protruded portion having a top surface higher than a bottom surface of the gate structure and a facet in the protruded portion. The facet is slanted at a predetermined angle with respect to an upper surface of the semiconductor substrate and forms a concave portion with one of the gate spacers. A blocking insulating layer may extend conformally on the stressor pattern and the gate spacers and an insulating wing pattern is disposed in the concave portion on the blocking insulating layer.

    Abstract translation: 提供了包括源漏应力源的半导体器件。 半导体器件包括在半导体衬底上包括栅极绝缘层和栅电极的栅极结构。 栅极间隔物可以设置在栅极结构的侧壁上,并且包括杂质区的应力源图案设置在栅极结构的一侧。 应力源图案包括具有高于栅极结构的底表面的顶表面和突出部分中的刻面的突出部分。 小面相对于半导体衬底的上表面以预定角度倾斜,并与其中一个栅极间隔物形成凹部。 阻挡绝缘层可以在应力器图案上保形地延伸,并且栅极间隔件和绝缘翼图案设置在阻挡绝缘层上的凹部中。

    Method of forming a pattern
    3.
    发明授权
    Method of forming a pattern 有权
    形成图案的方法

    公开(公告)号:US09141751B2

    公开(公告)日:2015-09-22

    申请号:US13950799

    申请日:2013-07-25

    CPC classification number: G06F17/5081 H01L21/3086

    Abstract: A method of forming a pattern includes defining a plurality of patterns, defining a plurality of pitch violating patterns that contact the plurality of patterns and correspond to regions between the patterns, classifying the plurality of pitch violating patterns into a first region and a second region that is adjacent to the first region, selecting one of the first region and the second region, and forming an initial pattern defined as the selected first or second region. The selecting includes performing at least one of i) selecting a region that contact dummy patterns, ii) selecting a region of a same kind as one region, and iii) selecting a region that contacts a concave part of an enclosure from the first region and the second region.

    Abstract translation: 形成图案的方法包括限定多个图案,限定接触所述多个图案并对应于所述图案之间的区域的多个倾斜违规图案,将所述多个音高违规图案分类为第一区域和第二区域, 与第一区域相邻,选择第一区域和第二区域中的一个,以及形成被定义为所选择的第一或第二区域的初始图案。 所述选择包括执行以下各项中的至少一个:i)选择接触虚拟图案的区域,ii)选择与一个区域相同类型的区域,以及iii)从所述第一区域选择与外壳的凹部接触的区域,以及 第二个地区。

    METHOD OF FORMING A PATTERN
    8.
    发明申请
    METHOD OF FORMING A PATTERN 有权
    形成图案的方法

    公开(公告)号:US20140162460A1

    公开(公告)日:2014-06-12

    申请号:US13950799

    申请日:2013-07-25

    CPC classification number: G06F17/5081 H01L21/3086

    Abstract: A method of forming a pattern includes defining a plurality of patterns, defining a plurality of pitch violating patterns that contact the plurality of patterns and correspond to regions between the patterns, classifying the plurality of pitch violating patterns into a first region and a second region that is adjacent to the first region, selecting one of the first region and the second region, and forming an initial pattern defined as the selected first or second region. The selecting includes performing at least one of i) selecting a region that contact dummy patterns, ii) selecting a region of a same kind as one region, and iii) selecting a region that contacts a concave part of an enclosure from the first region and the second region.

    Abstract translation: 形成图案的方法包括限定多个图案,限定接触所述多个图案并对应于所述图案之间的区域的多个倾斜违规图案,将所述多个音高违规图案分类为第一区域和第二区域, 与第一区域相邻,选择第一区域和第二区域中的一个,以及形成被定义为所选择的第一或第二区域的初始图案。 所述选择包括执行以下各项中的至少一个:i)选择接触虚拟图案的区域,ii)选择与一个区域相同类型的区域,以及iii)从所述第一区域选择与外壳的凹部接触的区域,以及 第二个地区。

    Semiconductor device having 3D channels, and methods of fabricating semiconductor devices having 3D channels
    10.
    发明授权
    Semiconductor device having 3D channels, and methods of fabricating semiconductor devices having 3D channels 有权
    具有3D通道的半导体器件,以及制造具有3D通道的半导体器件的方法

    公开(公告)号:US08878309B1

    公开(公告)日:2014-11-04

    申请号:US14102897

    申请日:2013-12-11

    Abstract: A semiconductor device includes a substrate having first, second and third fins longitudinally aligned in a first direction. A first trench extends between the first and second fins, and a second trench extends between the second and third fins. A first portion of field insulating material is disposed in the first trench, and a second portion of field insulating material is disposed in the second trench. An upper surface of the second portion of the field insulating material is recessed in the second trench at a level below uppermost surfaces of the second and third fins. A first dummy gate is disposed on an upper surface of the first portion of the field insulating material, and a second dummy gate at least partially extends into the second trench to the upper surface of the second portion of the field insulating material.

    Abstract translation: 半导体器件包括具有沿第一方向纵向排列的第一,第二和第三鳍片的衬底。 第一沟槽在第一和第二鳍之间延伸,第二沟槽在第二和第三鳍之间延伸。 场绝缘材料的第一部分设置在第一沟槽中,场绝缘材料的第二部分设置在第二沟槽中。 场绝缘材料的第二部分的上表面在第二沟槽中凹陷在第二和第三鳍片的最上表面以下的水平面处。 第一伪栅极设置在场绝缘材料的第一部分的上表面上,并且第二伪栅极至少部分地延伸到第二沟槽中至场绝缘材料的第二部分的上表面。

Patent Agency Ranking