Semiconductor integrated circuit device
    4.
    发明授权
    Semiconductor integrated circuit device 有权
    半导体集成电路器件

    公开(公告)号:US07893505B2

    公开(公告)日:2011-02-22

    申请号:US12362995

    申请日:2009-01-30

    IPC分类号: H01L21/8234 H01L21/8244

    CPC分类号: H01L27/11 H01L27/1104

    摘要: In order to provide a semiconductor integrated circuit device such as a high-performance semiconductor integrated circuit device capable of reducing a soft error developed in each memory cell of a SRAM, the surface of a wiring of a cross-connecting portion, of a SRAM memory cell having a pair of n-channel type MISFETs whose gate electrodes and drains are respectively cross-connected, is formed in a shape that protrudes from the surface of a silicon oxide film. A silicon nitride film used as a capacitive insulating film, and an upper electrode are formed on the wiring. A capacitance can be formed of the wiring, the silicon nitride film and the upper electrode.

    摘要翻译: 为了提供一种半导体集成电路器件,例如能够减少在SRAM的每个存储单元中产生的软错误的高性能半导体集成电路器件,SRAM存储器的交叉连接部分的布线表面 其栅电极和漏极分别交叉连接的一对n沟道型MISFET形成为从氧化硅膜的表面突出的形状。 在布线上形成用作电容绝缘膜的氮化硅膜和上电极。 电容可以由布线,氮化硅膜和上电极形成。

    Semiconductor integrated circuit device and method of manufacturing the same
    5.
    发明申请
    Semiconductor integrated circuit device and method of manufacturing the same 有权
    半导体集成电路器件及其制造方法

    公开(公告)号:US20060128094A1

    公开(公告)日:2006-06-15

    申请号:US11342695

    申请日:2006-01-31

    IPC分类号: H01L21/8242

    CPC分类号: H01L27/11 H01L27/1104

    摘要: In order to provide a semiconductor integrated circuit device such as a high-performance semiconductor integrated circuit device capable of reducing a soft error developed in each memory cell of a SRAM, the surface of a wiring of a cross-connecting portion, of a SRAM memory cell having a pair of n-channel type MISFETs whose gate electrodes and drains are respectively cross-connected, is formed in a shape that protrudes from the surface of a silicon oxide film. A silicon nitride film used as a capacitive insulating film, and an upper electrode are formed on the wiring. A capacitance can be formed of the wiring, the silicon nitride film and the upper electrode.

    摘要翻译: 为了提供一种半导体集成电路器件,例如能够减少在SRAM的每个存储单元中产生的软错误的高性能半导体集成电路器件,SRAM存储器的交叉连接部分的布线表面 其栅电极和漏极分别交叉连接的一对n沟道型MISFET形成为从氧化硅膜的表面突出的形状。 在布线上形成用作电容绝缘膜的氮化硅膜和上电极。 电容可以由布线,氮化硅膜和上电极形成。

    Method of manufacturing a semiconductor integrated circuit device
    6.
    发明授权
    Method of manufacturing a semiconductor integrated circuit device 有权
    半导体集成电路器件的制造方法

    公开(公告)号:US07488639B2

    公开(公告)日:2009-02-10

    申请号:US11342695

    申请日:2006-01-31

    IPC分类号: H01L21/8238

    CPC分类号: H01L27/11 H01L27/1104

    摘要: In order to provide a semiconductor integrated circuit device such as a high-performance semiconductor integrated circuit device capable of reducing a soft error developed in each memory cell of a SRAM, the surface of a wiring of a cross-connecting portion, of a SRAM memory cell having a pair of n-channel type MISFETs whose gate electrodes and drains are respectively cross-connected, is formed in a shape that protrudes from the surface of a silicon oxide film. A silicon nitride film used as a capacitive insulating film, and an upper electrode are formed on the wiring. A capacitance can be formed of the wiring, the silicon nitride film and the upper electrode.

    摘要翻译: 为了提供一种半导体集成电路器件,例如能够减少在SRAM的每个存储单元中产生的软错误的高性能半导体集成电路器件,SRAM存储器的交叉连接部分的布线表面 其栅电极和漏极分别交叉连接的一对n沟道型MISFET形成为从氧化硅膜的表面突出的形状。 在布线上形成用作电容绝缘膜的氮化硅膜和上电极。 电容可以由布线,氮化硅膜和上电极形成。

    SRAM having an improved capacitor
    7.
    发明授权
    SRAM having an improved capacitor 有权
    SRAM具有改进的电容器

    公开(公告)号:US07067864B2

    公开(公告)日:2006-06-27

    申请号:US10363055

    申请日:2001-12-26

    IPC分类号: H01L27/108

    CPC分类号: H01L27/11 H01L27/1104

    摘要: In order to provide a semiconductor integrated circuit device such as a high-performance semiconductor integrated circuit device capable of reducing a soft error developed in each memory cell of a SRAM, the surface of a wiring of a cross-connecting portion, of a SRAM memory cell having a pair of n-channel type MISFETs whose gate electrodes and drains are respectively cross-connected, is formed in a shape that protrudes from the surface of a silicon oxide film. A silicon nitride film used as a capacitive insulating film, and an upper electrode are formed on the wiring. A capacitance can be formed of the wiring, the silicon nitride film and the upper electrode.

    摘要翻译: 为了提供一种半导体集成电路器件,例如能够减少在SRAM的每个存储单元中产生的软错误的高性能半导体集成电路器件,SRAM存储器的交叉连接部分的布线表面 其栅电极和漏极分别交叉连接的一对n沟道型MISFET形成为从氧化硅膜的表面突出的形状。 在布线上形成用作电容绝缘膜的氮化硅膜和上电极。 电容可以由布线,氮化硅膜和上电极形成。

    SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE AND METHOD OF MANUFACTURING THE SAME
    8.
    发明申请
    SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE AND METHOD OF MANUFACTURING THE SAME 有权
    半导体集成电路装置及其制造方法

    公开(公告)号:US20090218608A1

    公开(公告)日:2009-09-03

    申请号:US12362995

    申请日:2009-01-30

    IPC分类号: H01L27/11

    CPC分类号: H01L27/11 H01L27/1104

    摘要: In order to provide a semiconductor integrated circuit device such as a high-performance semiconductor integrated circuit device capable of reducing a soft error developed in each memory cell of a SRAM, the surface of a wiring of a cross-connecting portion, of a SRAM memory cell having a pair of n-channel type MISFETs whose gate electrodes and drains are respectively cross-connected, is formed in a shape that protrudes from the surface of a silicon oxide film. A silicon nitride film used as a capacitive insulating film, and an upper electrode are formed on the wiring. A capacitance can be formed of the wiring, the silicon nitride film and the upper electrode.

    摘要翻译: 为了提供一种半导体集成电路器件,例如能够减少在SRAM的每个存储单元中产生的软错误的高性能半导体集成电路器件,SRAM存储器的交叉连接部分的布线表面 其栅电极和漏极分别交叉连接的一对n沟道型MISFET形成为从氧化硅膜的表面突出的形状。 在布线上形成用作电容绝缘膜的氮化硅膜和上电极。 电容可以由布线,氮化硅膜和上电极形成。