-
公开(公告)号:US12112831B2
公开(公告)日:2024-10-08
申请号:US17877592
申请日:2022-07-29
CPC分类号: G11C7/24 , G11C7/1063 , G11C7/1066 , G11C8/20
摘要: Methods, systems, and devices for memory row-hammer mitigation are described. A memory device may operate based on a scheme that is continuous across power cycles. For example, the memory device may access a region if a value of a counter does not satisfy a threshold value and may access the region if a value of the counter satisfies the threshold value. Upon transitioning power states, the value of the counter may be stored to a non-volatile memory such that it may be accessed when transitioning back to the original power state (e.g., an “ON” state). Accordingly, the value of the counter may be maintained across power cycles.
-
公开(公告)号:US12016094B2
公开(公告)日:2024-06-18
申请号:US18154907
申请日:2023-01-16
IPC分类号: H05B39/08 , G11C5/00 , G11C5/02 , G11C7/04 , G11C7/24 , G11C11/406 , G11C29/12 , H05B39/04 , H05B47/10 , H05B47/165 , H05B47/17 , H05B47/185
CPC分类号: H05B39/086 , G11C5/005 , G11C5/025 , G11C7/04 , G11C7/24 , G11C11/40626 , G11C29/12 , H05B39/04 , H05B47/10 , H05B47/165 , H05B47/17 , H05B47/185
摘要: A load control device may include a semiconductor switch, a control circuit, and first and second terminals adapted to be coupled to a remote device. The load control device may include a first switching circuit coupled to the second terminal, and a second switching circuit coupled between the first terminal and the second terminal. The control circuit may be configured to render the first switching circuit conductive to conduct a charging current from an AC power source to a power supply of the remote device during a first time period of a half-cycle of the AC power source, and further configured to render the first and second switching circuits conductive and non-conductive to communicate with the remote device via the second terminal during a second time period of the half-cycle of the AC power source.
-
公开(公告)号:US20240194231A1
公开(公告)日:2024-06-13
申请号:US18531543
申请日:2023-12-06
申请人: Rambus Inc.
CPC分类号: G11C7/1069 , G11C7/1039 , G11C7/1063 , G11C7/24
摘要: A buffer integrated circuit (IC) chip is disclosed. The buffer IC chip includes host interface circuitry to receive a read command to retrieve read data from a memory. Memory interface circuitry couples to the memory. Data freshness authentication circuitry performs a freshness verification operation on the read data. Read data forwarding circuitry, in a skid mode of operation, transmits the read data to the host prior to completion of the freshness verification operation.
-
公开(公告)号:US20240177753A1
公开(公告)日:2024-05-30
申请号:US18432390
申请日:2024-02-05
发明人: Jae-Mun OH
IPC分类号: G11C7/24
CPC分类号: G11C7/24
摘要: Disclosed herein is an apparatus for hardware metering using a memory-type camouflaged cell. The apparatus includes memory including at least one camouflaged memory cell in which a key is hidden by a designer in advance and a controller for controlling whether to block the supply of power to the memory. The controller may perform reading a key from a corresponding key location in the multiple memory cells of the memory based on key location information stored in the controller when a key is input from the outside, determining whether the key input from the outside is the same as the key read from the memory, setting an authentic flag based on the determination result, and performing control based on the set authentic flag such that the memory operates normally or the supply of power is blocked.
-
公开(公告)号:US20240161800A1
公开(公告)日:2024-05-16
申请号:US18056158
申请日:2022-11-16
申请人: NVIDIA Corp.
CPC分类号: G11C7/24 , G11C7/1063 , G11C7/20
摘要: PUF cells utilizing a dual-interlocking scheme demonstrating improved noise immunity and stability across different V/T conditions and different uses over time in noisy environments. The PUF cell may be advantageously utilized in conjunction with error detection techniques that screen out unstable cells. A set of such PUF cells utilized to generate a device-specific bit pattern, for example a master key.
-
公开(公告)号:US11961567B2
公开(公告)日:2024-04-16
申请号:US17848409
申请日:2022-06-24
发明人: Kai-Hsin Chuang , Chi-Yi Shao , Chun-Heng You
IPC分类号: G11C11/4078 , G11C7/24 , G11C11/412 , G11C16/10 , G11C16/22 , G11C16/26 , G11C16/34
CPC分类号: G11C16/22 , G11C7/24 , G11C11/4078 , G11C11/412 , G11C16/102 , G11C16/26 , G11C16/3404
摘要: A key storage device comprising a first key unit and a second key unit is disclosed. The first key unit is configured to output a first logic value through, comprising: a first setting circuit configured to output a first setting voltage; and a first inverter comprising a first output transistor having a first threshold voltage, configured to receive the first setting voltage and generate the first logic value. The second key unit is configured to output a second logic value through a second node, comprising: a second setting circuit configured to output a second setting voltage; and a second inverter comprising a second output transistor having a second threshold voltage, configured to receive the second setting voltage and generate the second logic value. The absolute value of first threshold voltage is lower than which of the second threshold voltage. The first setting voltage is higher than the second setting voltage.
-
7.
公开(公告)号:US11901001B2
公开(公告)日:2024-02-13
申请号:US17569786
申请日:2022-01-06
发明人: Jooyong Park , Pansuk Kwak , Daeseok Byeon
CPC分类号: G11C13/0059 , G11C5/063 , G11C13/004 , G11C13/0028 , G11C13/0038 , G11C13/0069
摘要: Provided are memory devices and memory systems. The memory device includes a memory cell array in a first semiconductor layer and including word lines stacked in a first direction, and channel structures passing through the word lines in the first direction; a control logic circuit in a second semiconductor layer located below the first semiconductor layer in the first direction; and a physical unclonable function (PUF) circuit including a plurality of through electrodes passing through the first semiconductor layer and the second semiconductor layer, and configured to generate PUF data according to resistance values of the plurality of through electrodes, and generate the PUF data based on a node voltage between through electrodes connected in series, among the plurality of through electrodes.
-
公开(公告)号:US11868172B2
公开(公告)日:2024-01-09
申请号:US17566926
申请日:2021-12-31
发明人: Zhihan Zhang , Yuan Zhang
摘要: In an embodiment, an apparatus an apparatus including a memory module is described. The memory module can include a plurality of memory ranks and a register clock driver (RCD) coupled to the plurality of memory ranks. The RCD can include a receiver configured to receive a chip select signal for selecting one or more memory ranks. The RCD can further include a logic circuit coupled to the receiver, and an output driver coupled to the logic circuit. The RCD can further include a loopback circuit configured to sample the chip select signal from one or more of a first sampling point between the receiver and the logic circuit and a second sampling point between the logic circuit and the output driver.
-
9.
公开(公告)号:US20230420020A1
公开(公告)日:2023-12-28
申请号:US17852344
申请日:2022-06-28
发明人: Yibo JIANG , Leechung YIU , Christopher COX , Robert Xi JIN , Lizhi JIN , Leonard DATUS
CPC分类号: G11C7/24 , G11C7/02 , G11C7/1048 , G11C7/1063 , G11C7/109
摘要: An apparatus for controlling access to a memory device comprising rows of memory units is provided. The apparatus comprises: an operation monitor configured to track memory operations to the rows of memory units of the memory device; a row hammer counter configured to determining, for each of the rows of memory units, row hammer effects experienced by the row of memory units due to the memory operations to the other rows of memory units of the memory device; a mitigation module configured to initiate, for each of the rows of memory units, row hammer mitigation in case that accumulated row hammer effects experienced by the row of memory units reach a predetermined threshold; and a virtual host module configured to perform the row hammer mitigation targeting a row of memory units in response to the initiation of row hammer mitigation for the row of memory units by the mitigation module.
-
公开(公告)号:US11842784B2
公开(公告)日:2023-12-12
申请号:US17548242
申请日:2021-12-10
申请人: SK hynix Inc.
发明人: Seung Woo Lee , Dong Hee Han
IPC分类号: G11C7/00 , G11C29/50 , G11C11/4076 , G11C11/16 , G11C7/24
CPC分类号: G11C29/50 , G11C7/24 , G11C11/1675 , G11C11/4076
摘要: A semiconductor device includes a test command generation circuit that generates a test write command and a test read command when entering a test mode, and an input/output control circuit that controls a memory block, the memory block including a plurality of banks such that write operations are simultaneously performed on the plurality of banks based on the test write command and read operations are simultaneously performed on the plurality of banks based on the test read command.
-
-
-
-
-
-
-
-
-