-
公开(公告)号:US20190214482A1
公开(公告)日:2019-07-11
申请号:US15865973
申请日:2018-01-09
Applicant: GLOBALFOUNDRIES INC.
Inventor: Ruilong Xie , Julien Frougier , Yi Qi , Nigel G. Cave , Edward J. Nowak , Andreas Knorr
IPC: H01L29/66 , H01L29/161 , H01L21/02 , H01L29/10 , H01L29/06 , H01L21/308 , H01L29/78
CPC classification number: H01L29/66598 , H01L21/02532 , H01L21/3086 , H01L27/00 , H01L29/0673 , H01L29/1054 , H01L29/161 , H01L29/66545 , H01L29/66818 , H01L2029/7858
Abstract: A semiconductor structure including a first substantially U-shaped and/or H-shaped channel is disclosed. The semiconductor structure may further include a second substantially U-shaped and/or H-shaped channel positioned above the first channel. A method of forming a substantially U-shaped and/or H-shaped channel is also disclosed. The method may include forming a fin structure on a substrate where the fin structure includes an alternating layers of sacrificial semiconductor and at least one silicon layer or region. The method may further include forming additional silicon regions vertically on sidewalls of the fin structure. The additional silicon regions may contact the silicon layer or region of the fin structure to form the substantially U-shaped and/or H-shaped channel(s). The method may further include removing the sacrificial semiconductor layers and forming a gate structure around the substantially U-shaped and/or substantially H-shaped channels.
-
公开(公告)号:US20190148492A1
公开(公告)日:2019-05-16
申请号:US15811990
申请日:2017-11-14
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Yoong Hooi Yong , Yanping Shen , Hsien-Ching Lo , Xusheng Wu , Joo Tat Ong , Wei Hong , Yi Qi , Dongil Choi , Yongjun Shi , Alina Vinslava , James Psillas , Hui Zang
IPC: H01L29/08 , H01L27/092 , H01L21/8238 , H01L21/02
CPC classification number: H01L29/0847 , H01L21/02576 , H01L21/823814 , H01L21/823821 , H01L27/092 , H01L27/0924 , H01L29/165 , H01L29/6656 , H01L29/7848
Abstract: A semiconductor structure including a source/drain region is disclosed. The source/drain region may include a first epitaxial region along at least one sidewall of the source/drain region having a substantially uniform sidewall thickness. The semiconductor structure may further include a gate structure adjacent and above the source/drain region wherein at least a portion of the first epitaxial region is positioned below a sidewall spacer of the gate structure. A method of forming a source/drain region including a first epitaxial region having a substantially uniform sidewall thickness is disclosed. The method may include forming a trench in a substrate adjacent to a gate structure, forming the first epitaxial region in the trench, forming a spacer material layer on the gate structure and on a portion of the first epitaxial region, and removing a portion of the first epitaxial region using the spacer material layer as a mask.
-
公开(公告)号:US20190131433A1
公开(公告)日:2019-05-02
申请号:US15795879
申请日:2017-10-27
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Alina Vinslava , Hsien-Ching Lo , Yongjun Shi , Jianwei Peng , Jianghu Yan , Yi Qi
IPC: H01L29/66 , H01L21/02 , H01L21/3065 , H01L29/08 , H01L29/161 , H01L29/16 , H01L29/165 , H01L29/78
Abstract: Methods of forming a field-effect transistor and structures for a field-effect transistor. A gate structure is formed that overlaps with a channel region in a semiconductor fin. The semiconductor fin is etched with a first etching process to form a first cavity extending into the semiconductor fin adjacent to the channel region. The semiconductor fin is etched with a second etching process to form a second cavity that is volumetrically smaller than the first cavity and that adjoins the first cavity.
-
公开(公告)号:US10211147B2
公开(公告)日:2019-02-19
申请号:US15643032
申请日:2017-07-06
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Xunyuan Zhang , Chanro Park , Lei Sun , Yi Qi , Roderick Augur
IPC: H01L21/00 , H01L23/00 , H01L23/522 , H01L23/528 , H01L49/02 , H01L21/768 , H01L21/311 , H01L21/3213
Abstract: Methods for fabricating a structure that includes a metal-insulator-metal (MIM) capacitor and structures that include a MIM capacitor. A layer stack is deposited that includes a first conductor layer, a second conductor layer, and a third conductor layer. The layer stack is patterned to define a first electrode of the MIM capacitor from the first conductor layer, a second electrode of the MIM capacitor from the second conductor layer, and a third electrode of the MIM capacitor from the third conductor layer. A via opening is formed that extends vertically through the layer stack. The first electrode is recessed relative to the second electrode to define a cavity that is laterally offset from the via opening. A dielectric inner spacer is formed in the cavity. A conductive via is formed in the first via opening after the dielectric inner spacer is formed.
-
15.
公开(公告)号:US20190051735A1
公开(公告)日:2019-02-14
申请号:US15869349
申请日:2018-01-12
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Yi Qi , Xusheng Wu , Jianwei Peng , Sipeng Gu , Hsien-Ching Lo
IPC: H01L29/66 , H01L29/10 , H01L29/08 , H01L29/06 , H01L21/762 , H01L21/311 , H01L29/78 , H01L21/02
Abstract: Methods of forming a structure for a vertical-transport field-effect transistor. A semiconductor fin is formed over a sacrificial layer. A support structure is connected with the semiconductor fin. After forming the support structure, the sacrificial layer is removed to form a cavity extending beneath the semiconductor fin. A semiconductor material is epitaxially grown in the cavity to form a source/drain region of the vertical-transport field-effect transistor.
-
公开(公告)号:US20190013269A1
公开(公告)日:2019-01-10
申请号:US15643032
申请日:2017-07-06
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Xunyuan Zhang , Chanro Park , Lei Sun , Yi Qi , Roderick Augur
IPC: H01L23/522 , H01L23/528 , H01L49/02 , H01L21/768 , H01L21/311 , H01L21/3213
Abstract: Methods for fabricating a structure that includes a metal-insulator-metal (MIM) capacitor and structures that include a MIM capacitor. A layer stack is deposited that includes a first conductor layer, a second conductor layer, and a third conductor layer. The layer stack is patterned to define a first electrode of the MIM capacitor from the first conductor layer, a second electrode of the MIM capacitor from the second conductor layer, and a third electrode of the MIM capacitor from the third conductor layer. A via opening is formed that extends vertically through the layer stack. The first electrode is recessed relative to the second electrode to define a cavity that is laterally offset from the via opening. A dielectric inner spacer is formed in the cavity. A conductive via is formed in the first via opening after the dielectric inner spacer is formed.
-
公开(公告)号:US10121868B1
公开(公告)日:2018-11-06
申请号:US15585865
申请日:2017-05-03
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Yi Qi , Jianwei Peng , Hsien-Ching Lo , Kwan-Yong Lim , Hui Zhan
IPC: H01L29/66 , H01L29/417 , H01L29/78
CPC classification number: H01L29/41791 , H01L29/66795 , H01L29/785
Abstract: One illustrative method disclosed includes, among other things, forming a gate around an initial fin structure and above a layer of insulating material, and performing a fin trimming process on an exposed portion of the initial fin structure in the source/drain region so as to produce a reduced-size fin portion positioned above a surface of a layer of insulating material in the source/drain region of the device, wherein the the reduced-size fin portion has a second size that is less than the first size. In this example, the method also includes forming a conformal epi semiconductor material on the reduced-size fin portion and forming a conductive source/drain contact structure that is conductively coupled to and wrapped around the conformal epi semiconductor material.
-
公开(公告)号:US10050125B1
公开(公告)日:2018-08-14
申请号:US15676300
申请日:2017-08-14
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Yi Qi , Hui Zang , Xusheng Wu , Hsien-Ching Lo
IPC: H01L29/76 , H01L29/66 , H01L21/02 , H01L21/768 , H01L23/535 , H01L29/78 , H01L29/08
Abstract: Methods of forming a structure for a vertical-transport field-effect transistor and structures for a vertical-transport field-effect transistor. A semiconductor fin is formed on a sacrificial layer, and trench isolation is formed in which the semiconductor fin is embedded. The trench isolation is removed at opposite sidewalls of the semiconductor fin. After the trench isolation is removed at opposite sidewalls of the semiconductor fin, the sacrificial layer is removed to form a cavity extending beneath the semiconductor fin while the semiconductor fin is supported by the trench isolation adjacent to opposite end surfaces of the semiconductor fin. A semiconductor material is formed in the cavity to provide a source/drain region.
-
19.
公开(公告)号:US09887094B1
公开(公告)日:2018-02-06
申请号:US15585800
申请日:2017-05-03
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Yi Qi , Hsien-Ching Lo , Jianwei Peng , Yanping Shen , Hui Zhan
IPC: H01L21/3105 , H01L29/66 , H01L29/08 , H01L21/311
CPC classification number: H01L21/31053 , H01L21/31111 , H01L29/0847 , H01L29/66545 , H01L29/6656 , H01L29/66795
Abstract: One illustrative method disclosed includes, among other things, forming a fin spacer adjacent a lower portion of a fin that is comprised of a fin spacer material, forming a conformal layer of a second spacer material on the exposed sidewalls and the upper surface of the fin, on the fin spacer and adjacent a gate structure of the FinFET device, wherein the second spacer material is a different material than the fin spacer material, performing an etching process to remove the second conformal layer from above the fin spacer to thereby re-expose the sidewalls of the fin above the fin spacer and the upper surface of the fin while forming a gate spacer comprising the second spacer material adjacent the gate structure, and forming an epi semiconductor material on the exposed sidewalls and upper surface of the fins above the first fin spacer.
-
公开(公告)号:US09362357B2
公开(公告)日:2016-06-07
申请号:US14716045
申请日:2015-05-19
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Laegu Kang , Vara Govindeswara Reddy Vakada , Michael Ganz , Yi Qi , Puneet Khanna , Sri Charan Vemula , Srikanth Samavedam
IPC: H01L29/06 , H01L21/762 , H01L29/66 , H01L29/10 , H01L21/8238 , H01L29/167 , H01L29/165
CPC classification number: H01L29/0692 , H01L21/76224 , H01L21/823807 , H01L21/823878 , H01L21/823892 , H01L29/0649 , H01L29/1054 , H01L29/1095 , H01L29/165 , H01L29/167 , H01L29/66651
Abstract: A method of forming SSRW FETs with controlled step height between a field oxide and epitaxially grown silicon and the resulting devices are provided. Embodiments include providing a SiN layer on a substrate, forming first, second, and third spaced STI regions of field oxide through the SiN layer and into the substrate, removing a top portion of the field oxide for each STI region by a controlled deglaze, removing the SiN layer, forming an n-type region in the substrate between the first and second STI regions and a p-type region in the substrate between the second and third STI regions, and epitaxially growing a Si based layer on the substrate over the n-type and p-type regions.
-
-
-
-
-
-
-
-
-