THREE-DIMENSIONAL SEMICONDUCTOR MEMORY DEVICE AND ELECTRONIC SYSTEM INCLUDING THE SAME

    公开(公告)号:US20250071993A1

    公开(公告)日:2025-02-27

    申请号:US18605147

    申请日:2024-03-14

    Abstract: The present disclosure relates to three-dimensional (3D) semiconductor memory devices and electronic systems. An example 3D semiconductor memory device comprises a substrate that includes a cell array region and a connection region, a structure in which a plurality of dielectric layers and a plurality of gate electrodes are alternately stacked on the substrate, a plurality of dummy vertical structures that extend through the structure on the connection region, and a gate contact that extends through the structure on the connection region and is connected to one gate electrode of the plurality of gate electrodes. The gate contact is between the plurality of dummy vertical structures in a plan view. The gate contact includes a first portion and a plurality of second portions that extend between the plurality of dummy vertical structures.

    THREE-DIMENSIONAL SEMICONDUCTOR MEMORY DEVICES, METHODS OF MANUFACTURING THE SAME, AND ELECTRONIC SYSTEMS INCLUDING THE SAME

    公开(公告)号:US20250056805A1

    公开(公告)日:2025-02-13

    申请号:US18932884

    申请日:2024-10-31

    Abstract: Disclosed are three-dimensional semiconductor memory devices, methods of manufacturing the same, and electronic systems including the same. The device includes a peripheral circuit structure on a substrate, and a cell array structure including a stack structure that includes gate electrodes on the peripheral circuit structure, a first source conductive pattern on the stack structure, and vertical channel structures in vertical channel holes that penetrate the stack structure and the first source conductive pattern. The vertical channel structure includes a data storage pattern on a sidewall of the vertical channel hole, a vertical semiconductor pattern on the data storage pattern, and a second source conductive pattern on the vertical semiconductor pattern and surrounded by the data storage pattern. A thickness of the data storage pattern between the first source conductive pattern and the second source conductive pattern is greater than it is between the stack structure and the vertical semiconductor pattern.

    THREE-DIMENSIONAL SEMICONDUCTOR MEMORY DEVICE AND ELECTRONIC SYSTEM INCLUDING THE SAME

    公开(公告)号:US20230134878A1

    公开(公告)日:2023-05-04

    申请号:US17842878

    申请日:2022-06-17

    Abstract: A three-dimensional semiconductor memory device includes a substrate, and a stack structure on the substrate. The stack structure includes first blocks that extend in a first direction and are arranged in a second direction intersecting the first direction, and a second block that is between the first blocks; separation structures that extend in the first direction and are arranged in the second direction between the first blocks and between the first and second blocks; vertical channel structures that penetrate the first blocks and contact the substrate; and through-via structures that penetrate the second block and the substrate. A width of each of the first blocks in the second direction is equal to a width of the second block in the second direction.

    Semiconductor device including data storage pattern with improved retention characteristics

    公开(公告)号:US11552098B2

    公开(公告)日:2023-01-10

    申请号:US16885499

    申请日:2020-05-28

    Abstract: A semiconductor device includes a lower structure; a stack structure including gate layers and interlayer insulating layers and having an opening; a vertical structure in the opening; a contact structure on the vertical structure; and a conductive line on the contact structure. The vertical structure includes an insulating core region, a channel semiconductor layer covering side and lower surfaces of the insulating core region, data storage patterns between the channel semiconductor layer and the gate layers and spaced apart from each other, a first dielectric layer, and a second dielectric layer. At least a portion of the first dielectric layer is between the data storage patterns and the gate layers, at least a portion of the second dielectric layer is between the data storage patterns and the channel semiconductor layer, and the insulating core region includes first convex portions having increased widths in regions facing the gate layers.

Patent Agency Ranking