-
公开(公告)号:US20190164836A1
公开(公告)日:2019-05-30
申请号:US15859327
申请日:2017-12-29
Applicant: Intel Corporation
Inventor: Tahir GHANI , Byron HO , Curtis W. WARD , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H01L21/8234 , H01L29/66 , H01L21/762 , H01L29/06 , H01L29/78 , H01L27/088
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. A first isolation structure separates a first end of a first portion of the fin from a first end of a second portion of the fin, the first end of the first portion of the fin having a depth. A gate structure is over the top of and laterally adjacent to the sidewalls of a region of the first portion of the fin. A second isolation structure is over a second end of a first portion of the fin, the second end of the first portion of the fin having a depth different than the depth of the first end of the first portion of the fin.
-
公开(公告)号:US20190164814A1
公开(公告)日:2019-05-30
申请号:US15859418
申请日:2017-12-30
Applicant: Intel Corporation
Inventor: Andrew W. YEOH , Ilsup JIN , Angelo KANDAS , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H01L21/768 , H01L29/66 , H01L21/285 , H01L29/78 , H01L21/8234 , H01L21/762 , H01L29/06 , H01L27/088
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes an inter-layer dielectric (ILD) layer above a substrate. A conductive interconnect line is in a trench in the ILD layer, the conductive interconnect line having a first portion and a second portion, the first portion laterally adjacent to the second portion. A dielectric plug is between and laterally adjacent to the first and second portions of the conductive interconnect line, the dielectric plug comprising a metal oxide material.
-
公开(公告)号:US20250142939A1
公开(公告)日:2025-05-01
申请号:US19008393
申请日:2025-01-02
Applicant: Intel Corporation
Inventor: Jeffrey S. LEIB , Srijit MUKHERJEE , Vinay BHAGWAT , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H10D84/01 , H01L21/033 , H01L21/28 , H01L21/285 , H01L21/308 , H01L21/311 , H01L21/762 , H01L21/768 , H01L23/522 , H01L23/528 , H01L23/532 , H10B10/00 , H10D1/47 , H10D30/62 , H10D30/69 , H10D62/13 , H10D64/01 , H10D64/68 , H10D84/03 , H10D84/85
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a P-type semiconductor device above a substrate and including first and second semiconductor source or drain regions adjacent first and second sides of a first gate electrode. A first metal silicide layer is directly on the first and second semiconductor source or drain regions. An N-type semiconductor device includes third and fourth semiconductor source or drain regions adjacent first and second sides of a second gate electrode. A second metal silicide layer is directly on the third and fourth semiconductor source or drain regions, respectively. The first metal silicide layer comprises at least one metal species not included in the second metal silicide layer.
-
公开(公告)号:US20240276698A1
公开(公告)日:2024-08-15
申请号:US18633037
申请日:2024-04-11
Applicant: Intel Corporation
Inventor: Tahir GHANI , Byron HO , Curtis W. WARD , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H10B10/00 , H01L27/06 , H01L27/092 , H01L29/66
CPC classification number: H10B10/15 , H01L27/0688 , H01L27/0924 , H01L29/66545 , H10B10/125
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. A first isolation structure separates a first end of a first portion of the fin from a first end of a second portion of the fin, the first end of the first portion of the fin having a depth. A gate structure is over the top of and laterally adjacent to the sidewalls of a region of the first portion of the fin. A second isolation structure is over a second end of a first portion of the fin, the second end of the first portion of the fin having a depth different than the depth of the first end of the first portion of the fin.
-
25.
公开(公告)号:US20240047556A1
公开(公告)日:2024-02-08
申请号:US18381442
申请日:2023-10-18
Applicant: Intel Corporation
Inventor: Andrew W. YEOH , Joseph STEIGERWALD , Jinhong SHIN , Vinay CHIKARMANE , Christopher P. AUTH
IPC: H01L29/66 , H10B10/00 , H01L21/02 , H01L21/033 , H01L21/28 , H01L21/285 , H01L21/308 , H01L21/311 , H01L21/762 , H01L21/768 , H01L21/8234 , H01L21/8238 , H01L23/522 , H01L23/528 , H01L23/532 , H01L27/02 , H01L27/088 , H01L27/092 , H01L29/06 , H01L29/08 , H01L29/165 , H01L29/167 , H01L29/417 , H01L29/51 , H01L29/78
CPC classification number: H01L29/66545 , H10B10/12 , H01L21/02532 , H01L21/02636 , H01L21/0337 , H01L21/28247 , H01L21/28518 , H01L21/28568 , H01L21/3086 , H01L21/31105 , H01L21/31144 , H01L21/76224 , H01L21/76232 , H01L21/76801 , H01L21/76802 , H01L21/76816 , H01L21/76834 , H01L21/76846 , H01L21/76849 , H01L21/76877 , H01L21/76897 , H01L21/823431 , H01L21/823481 , H01L21/823807 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823857 , H01L21/823871 , H01L21/823878 , H01L23/5226 , H01L23/528 , H01L23/5283 , H01L23/53209 , H01L23/53238 , H01L23/53266 , H01L23/5329 , H01L27/0207 , H01L27/0886 , H01L27/0922 , H01L27/0924 , H01L28/20 , H01L28/24 , H01L29/0649 , H01L29/0653 , H01L29/0847 , H01L29/165 , H01L29/167 , H01L29/41783 , H01L29/41791 , H01L29/516 , H01L29/6653 , H01L29/6656 , H01L29/66636 , H01L29/66795 , H01L29/66818 , H01L29/7843 , H01L29/7845 , H01L29/7846 , H01L29/7848 , H01L29/785 , H01L29/7851 , H01L29/7854 , H01L21/02164 , H01L21/0217 , H01L21/0332 , H01L21/76883 , H01L21/76885 , H01L21/823437 , H01L21/823475 , H01L24/16
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a first plurality of conductive interconnect lines in and spaced apart by a first ILD layer, wherein individual ones of the first plurality of conductive interconnect lines comprise a first conductive barrier material along sidewalls and a bottom of a first conductive fill material. A second plurality of conductive interconnect lines is in and spaced apart by a second ILD layer above the first ILD layer, wherein individual ones of the second plurality of conductive interconnect lines comprise a second conductive barrier material along sidewalls and a bottom of a second conductive fill material, wherein the second conductive fill material is different in composition from the first conductive fill material.
-
公开(公告)号:US20230042218A1
公开(公告)日:2023-02-09
申请号:US17967511
申请日:2022-10-17
Applicant: Intel Corporation
Inventor: Jeffrey S. LEIB , Srijit MUKHERJEE , Vinay BHAGWAT , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H01L21/8238 , H01L27/092 , H01L29/08 , H01L23/522 , H01L29/51 , H01L21/8234 , H01L23/528 , H01L21/768 , H01L49/02 , H01L21/28 , H01L29/78 , H01L21/311 , H01L27/11 , H01L29/417 , H01L23/532 , H01L21/033 , H01L21/308 , H01L21/762 , H01L29/66 , H01L21/285
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a P-type semiconductor device above a substrate and including first and second semiconductor source or drain regions adjacent first and second sides of a first gate electrode. A first metal silicide layer is directly on the first and second semiconductor source or drain regions. An N-type semiconductor device includes third and fourth semiconductor source or drain regions adjacent first and second sides of a second gate electrode. A second metal silicide layer is directly on the third and fourth semiconductor source or drain regions, respectively. The first metal silicide layer comprises at least one metal species not included in the second metal silicide layer.
-
公开(公告)号:US20220262795A1
公开(公告)日:2022-08-18
申请号:US17736029
申请日:2022-05-03
Applicant: Intel Corporation
Inventor: Byron HO , Chun-Kuo HUANG , Erica THOMPSON , Jeanne LUCE , Michael L. HATTENDORF , Christopher P. AUTH , Ebony L. MAYS
IPC: H01L27/088 , H01L29/66 , H01L21/762 , H01L29/06 , H01L29/78 , H01L21/8234 , H01L21/8238 , H01L27/092
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a first isolation structure over a first end of a fin. A gate structure is over the fin and is spaced apart from the first isolation structure along the direction. A second isolation structure is over a second end of the fin, the second end opposite the first end. The second isolation structure is spaced apart from the gate structure. The first isolation structure and the second isolation structure both comprise a first dielectric material laterally surrounding a recessed second dielectric material distinct from the first dielectric material. The recessed second dielectric material laterally surrounds at least a portion of a third dielectric material different from the first and second dielectric materials.
-
公开(公告)号:US20210249523A1
公开(公告)日:2021-08-12
申请号:US17233063
申请日:2021-04-16
Applicant: Intel Corporation
Inventor: Tahir GHANI , Byron HO , Curtis W. WARD , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H01L29/66 , H01L29/78 , H01L27/088 , H01L21/762 , H01L29/06 , H01L21/8234 , H01L21/768 , H01L23/522 , H01L23/532 , H01L29/165 , H01L29/417 , H01L21/033 , H01L21/28 , H01L21/285 , H01L21/308 , H01L21/311 , H01L21/8238 , H01L23/528 , H01L27/092 , H01L27/11 , H01L49/02 , H01L29/08 , H01L29/51 , H01L27/02 , H01L21/02 , H01L29/167
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. A first isolation structure separates a first end of a first portion of the fin from a first end of a second portion of the fin, the first end of the first portion of the fin having a depth. A gate structure is over the top of and laterally adjacent to the sidewalls of a region of the first portion of the fin. A second isolation structure is over a second end of a first portion of the fin, the second end of the first portion of the fin having a depth different than the depth of the first end of the first portion of the fin.
-
29.
公开(公告)号:US20210066475A1
公开(公告)日:2021-03-04
申请号:US17080694
申请日:2020-10-26
Applicant: Intel Corporation
Inventor: Andrew W. YEOH , Joseph STEIGERWALD , Jinhong SHIN , Vinay CHIKARMANE , Christopher P. AUTH
IPC: H01L29/66 , H01L29/78 , H01L27/088 , H01L21/762 , H01L29/06 , H01L21/8234 , H01L21/768 , H01L23/522 , H01L23/532 , H01L29/165 , H01L29/417 , H01L21/033 , H01L21/28 , H01L21/285 , H01L21/308 , H01L21/311 , H01L21/8238 , H01L23/528 , H01L27/092 , H01L27/11 , H01L49/02 , H01L29/08 , H01L29/51 , H01L27/02 , H01L21/02 , H01L29/167
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a first plurality of conductive interconnect lines in and spaced apart by a first ILD layer, wherein individual ones of the first plurality of conductive interconnect lines comprise a first conductive barrier material along sidewalls and a bottom of a first conductive fill material. A second plurality of conductive interconnect lines is in and spaced apart by a second ILD layer above the first ILD layer, wherein individual ones of the second plurality of conductive interconnect lines comprise a second conductive barrier material along sidewalls and a bottom of a second conductive fill material, wherein the second conductive fill material is different in composition from the first conductive fill material.
-
公开(公告)号:US20200343366A1
公开(公告)日:2020-10-29
申请号:US16925573
申请日:2020-07-10
Applicant: Intel Corporation
Inventor: Tahir GHANI , Byron HO , Curtis W. WARD , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H01L29/66 , H01L29/78 , H01L27/088 , H01L21/762 , H01L29/06 , H01L21/8234 , H01L21/768 , H01L23/522 , H01L23/532 , H01L29/165 , H01L29/417 , H01L21/033 , H01L21/28 , H01L21/285 , H01L21/308 , H01L21/311 , H01L21/8238 , H01L23/528 , H01L27/092 , H01L27/11 , H01L49/02 , H01L29/08 , H01L29/51 , H01L27/02 , H01L21/02 , H01L29/167
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. A first isolation structure separates a first end of a first portion of the fin from a first end of a second portion of the fin, the first end of the first portion of the fin having a depth. A gate structure is over the top of and laterally adjacent to the sidewalls of a region of the first portion of the fin. A second isolation structure is over a second end of a first portion of the fin, the second end of the first portion of the fin having a depth different than the depth of the first end of the first portion of the fin.
-
-
-
-
-
-
-
-
-