-
公开(公告)号:US10741400B2
公开(公告)日:2020-08-11
申请号:US16173857
申请日:2018-10-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsueh Wen Tsau , Chia-Ching Lee , Chung-Chiang Wu , Da-Yuan Lee
IPC: H01L29/66 , H01L29/49 , H01L29/51 , H01L21/02 , H01L21/8234 , H01L21/28 , H01L21/321 , H01L29/78
Abstract: A semiconductor device structure is provided. The semiconductor device includes a plurality of fins on a substrate, and a metal gate structure disposed on the plurality of fins. The metal gate structure includes a work function metal layer over the plurality of fins, a metal layer on the work function metal layer, and a metal oxide layer on the metal layer. A first portion of the metal oxide layer is formed within an area between adjacent fins from among the plurality of tins. An example benefit includes reduced diffusion of unwanted and/or detrimental elements from the first metal layer into its underlying layers and consequently, the reduction of the negative impact of these unwanted and/or detrimental elements on the semiconductor device performance.
-
公开(公告)号:US09824969B1
公开(公告)日:2017-11-21
申请号:US15154989
申请日:2016-05-14
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Chung-Chiang Wu , Chia-Ching Lee , Hsueh-Wen Tsau , Chun-Yuan Chou , Cheng-Yen Tsai , Da-Yuan Lee , Ming-Hsing Tsai
IPC: H01L23/52 , H01L21/4763 , H01L21/44 , H01L29/66 , H01L23/528 , H01L21/311 , H01L21/768 , H01L23/532 , H01L29/49
CPC classification number: H01L23/528 , H01L21/31133 , H01L21/31138 , H01L21/76861 , H01L21/76879 , H01L23/485 , H01L23/53228 , H01L23/53257 , H01L23/53261 , H01L29/4966
Abstract: A semiconductor structure and the method of forming the same are provided. The method of forming a semiconductor structure includes forming a recess feature in a basal layer, forming a metal layer on the basal layer, exposing the metal layer to a tungsten halide gas to form an oxygen-deficient metal layer, and forming a bulk tungsten layer on the oxygen-deficient metal layer.
-
公开(公告)号:US20240387679A1
公开(公告)日:2024-11-21
申请号:US18787716
申请日:2024-07-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Lee , Hung-Chin Chung , Chung-Chiang Wu , Hsuan-Yu Tung , Kuan-Chang Chiu , Chien-Hao Chen , Chi On Chui
IPC: H01L29/49 , H01L21/28 , H01L21/8234 , H01L21/8238 , H01L29/40 , H01L29/66 , H01L29/78
Abstract: A semiconductor device and method of manufacture are provided. In some embodiments a treatment process is utilized to treat a work function layer. The treatment prevents excessive oxidation of the work function layer during subsequent processing steps, such as application of a subsequent photoresist material, thereby allowing the work function layer to be thinner than otherwise.
-
公开(公告)号:US20240304725A1
公开(公告)日:2024-09-12
申请号:US18669624
申请日:2024-05-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yu-Sheng Wang , Chi-Cheng Hung , Chia-Ching Lee , Chung-Chiang Wu , Ching-Hwanq Su
CPC classification number: H01L29/7851 , H01L29/4966 , H01L29/66545 , H01L29/66795 , H01L29/513 , H01L29/517 , H01L29/665
Abstract: A method includes forming a first semiconductor fin protruding from a substrate and forming a gate stack over the first semiconductor fin. Forming the gate stack includes depositing a gate dielectric layer over the first semiconductor fin, depositing a first seed layer over the gate dielectric layer, depositing a second seed layer over the first seed layer, wherein the second seed layer has a different structure than the first seed layer, and depositing a conductive layer over the second seed layer, wherein the first seed layer, the second seed layer, and the conductive layer include the same conductive material. The method also includes forming source and drain regions adjacent the gate stack.
-
公开(公告)号:US12087767B2
公开(公告)日:2024-09-10
申请号:US18068647
申请日:2022-12-20
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuan-Chang Chiu , Chia-Ching Lee , Chien-Hao Chen , Hung-Chin Chung , Hsien-Ming Lee , Chi On Chui , Hsuan-Yu Tung , Chung-Chiang Wu
IPC: H01L27/088 , H01L21/8234 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/78
CPC classification number: H01L27/0886 , H01L21/823431 , H01L29/41791 , H01L29/42372 , H01L29/6681 , H01L29/785
Abstract: A structure includes a semiconductor substrate including a first semiconductor region and a second semiconductor region, a first transistor in the first semiconductor region, and a second transistor in the second semiconductor region. The first transistor includes a first gate dielectric over the first semiconductor region, a first work function layer over and contacting the first gate dielectric, and a first conductive region over the first work function layer. The second transistor includes a second gate dielectric over the second semiconductor region, a second work function layer over and contacting the second gate dielectric, wherein the first work function layer and the second work function layer have different work functions, and a second conductive region over the second work function layer.
-
公开(公告)号:US20240021471A1
公开(公告)日:2024-01-18
申请号:US18359016
申请日:2023-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Hsueh Wen Tsau , Chia-Ching Lee , Cheng-Lung Hung , Ching-Hwanq Su
IPC: H01L21/768 , H01L29/66 , H01L23/532 , H01L29/78 , H01L23/535
CPC classification number: H01L21/76871 , H01L29/66795 , H01L21/76805 , H01L21/76843 , H01L21/76862 , H01L23/53266 , H01L21/76889 , H01L21/76895 , H01L29/7851 , H01L23/535 , H01L21/7684
Abstract: A method includes forming an opening in a dielectric layer, depositing a seed layer in the opening, wherein first portions of the seed layer have a first concentration of impurities, exposing the first portions of the seed layer to a plasma, wherein after exposure to the plasma the first portions have a second concentration of impurities that is less than the first concentration of impurities, and filling the opening with a conductive material to form a conductive feature. In an embodiment, the seed layer includes tungsten, and the conductive material includes tungsten. In an embodiment, the impurities include boron.
-
公开(公告)号:US20230343648A1
公开(公告)日:2023-10-26
申请号:US18345148
申请日:2023-06-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Jyun Wu , Hung-Chi Wu , Chia-Ching Lee , Pin-Hsuan Yeh , Hung-Chin Chung , Hsien-Ming Lee , Chien-Hao Chen , Sheng-Liang Pan , Huan-Just Lin
IPC: H01L29/78 , H01L21/02 , H01L29/417 , H01L21/8234 , H01L29/66
CPC classification number: H01L21/823431 , H01L21/0234 , H01L29/41791 , H01L29/66795 , H01L29/785
Abstract: An improved work function layer and a method of forming the same are disclosed. In an embodiment, the method includes forming a semiconductor fin extending from a substrate; depositing a dielectric layer over the semiconductor fin; depositing a first work function layer over the dielectric layer; and exposing the first work function layer to a metastable plasma of a first reaction gas, a metastable plasma of a generation gas, and a metastable plasma of a second reaction gas, the first reaction gas being different from the second reaction gas.
-
公开(公告)号:US11769694B2
公开(公告)日:2023-09-26
申请号:US17869462
申请日:2022-07-20
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Hsueh Wen Tsau , Chia-Ching Lee , Cheng-Lung Hung , Ching-Hwanq Su
IPC: H01L21/768 , H01L29/66 , H01L23/532 , H01L29/78 , H01L23/535
CPC classification number: H01L21/76871 , H01L21/7684 , H01L21/76805 , H01L21/76843 , H01L21/76862 , H01L21/76889 , H01L21/76895 , H01L23/535 , H01L23/53266 , H01L29/66795 , H01L29/7851
Abstract: A method includes forming an opening in a dielectric layer, depositing a seed layer in the opening, wherein first portions of the seed layer have a first concentration of impurities, exposing the first portions of the seed layer to a plasma, wherein after exposure to the plasma the first portions have a second concentration of impurities that is less than the first concentration of impurities, and filling the opening with a conductive material to form a conductive feature. In an embodiment, the seed layer includes tungsten, and the conductive material includes tungsten. In an embodiment, the impurities include boron.
-
公开(公告)号:US11538805B2
公开(公告)日:2022-12-27
申请号:US17089291
申请日:2020-11-04
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuan-Chang Chiu , Chia-Ching Lee , Chien-Hao Chen , Hung-Chin Chung , Hsien-Ming Lee , Chi On Chui , Hsuan-Yu Tung , Chung-Chiang Wu
IPC: H01L27/088 , H01L21/8234 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/78
Abstract: A structure includes a semiconductor substrate including a first semiconductor region and a second semiconductor region, a first transistor in the first semiconductor region, and a second transistor in the second semiconductor region. The first transistor includes a first gate dielectric over the first semiconductor region, a first work function layer over and contacting the first gate dielectric, and a first conductive region over the first work function layer. The second transistor includes a second gate dielectric over the second semiconductor region, a second work function layer over and contacting the second gate dielectric, wherein the first work function layer and the second work function layer have different work functions, and a second conductive region over the second work function layer.
-
公开(公告)号:US20210407995A1
公开(公告)日:2021-12-30
申请号:US17089291
申请日:2020-11-04
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuan-Chang Chiu , Chia-Ching Lee , Chien-Hao Chen , Hung-Chin Chung , Hsien-Ming Lee , Chi On Chui , Hsuan-Yu Tung , Chung-Chiang Wu
IPC: H01L27/088 , H01L29/417 , H01L29/66 , H01L29/78 , H01L21/8234 , H01L29/423
Abstract: A structure includes a semiconductor substrate including a first semiconductor region and a second semiconductor region, a first transistor in the first semiconductor region, and a second transistor in the second semiconductor region. The first transistor includes a first gate dielectric over the first semiconductor region, a first work function layer over and contacting the first gate dielectric, and a first conductive region over the first work function layer. The second transistor includes a second gate dielectric over the second semiconductor region, a second work function layer over and contacting the second gate dielectric, wherein the first work function layer and the second work function layer have different work functions, and a second conductive region over the second work function layer.
-
-
-
-
-
-
-
-
-