-
公开(公告)号:US20210167281A1
公开(公告)日:2021-06-03
申请号:US16732359
申请日:2020-01-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Po-Kai Hsu , Hung-Yueh Chen , Yu-Ping Wang
Abstract: A method for fabricating semiconductor device includes the steps of: forming a magnetic tunneling junction (MTJ) stack on a substrate; forming a top electrode on the MTJ stack; performing a first patterning process to remove the MTJ stack for forming a first MTJ; forming a first inter-metal dielectric (IMD) layer around the first MTJ; and performing a second patterning process to remove the first MTJ for forming a second MTJ and a third MTJ.
-
公开(公告)号:US20210074907A1
公开(公告)日:2021-03-11
申请号:US16589157
申请日:2019-10-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Po-Kai Hsu , Chen-Yi Weng , Jing-Yin Jhang , Yu-Ping Wang , Hung-Yueh Chen
Abstract: A method for fabricating semiconductor device includes the steps of: forming a substrate having a magnetic tunneling junction (MTJ) region and a logic region; forming a MTJ on the MTJ region; forming a top electrode on the MTJ; forming an inter-metal dielectric (IMD) layer around the MTJ; removing the IMD layer directly on the top electrode to form a recess; forming a first hard mask on the IMD layer and into the recess; removing the first hard mask and the IMD layer on the logic region to form a contact hole; and forming a metal layer in the recess and the contact hole to form a connecting structure on the top electrode and a metal interconnection on the logic region.
-
公开(公告)号:US20210036053A1
公开(公告)日:2021-02-04
申请号:US17074643
申请日:2020-10-20
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Chia-Chang Hsu , Chen-Yi Weng , Hung-Chan Lin , Jing-Yin Jhang , Yu-Ping Wang
IPC: H01L27/22 , G11C11/16 , H01L23/48 , H01L43/12 , H01L23/544 , H01L21/321 , H01L21/762 , H01L23/485
Abstract: The disclosure provides a semiconductor memory device including a substrate having a memory cell region and an alignment mark region; a dielectric layer covering the memory cell region and the alignment mark region; conductive vias in the dielectric layer within the memory cell region; an alignment mark trench in the dielectric layer within the alignment mark region; and storage structures disposed on the conductive vias, respectively. Each of the storage structures includes a bottom electrode defined from a bottom electrode metal layer, a magnetic tunnel junction (MTJ) structure defined from an MTJ layer, and a top electrode. A residual metal stack is left in the alignment mark trench. The residual metal stack includes a portion of the bottom electrode metal layer and a portion of the MTJ layer.
-
公开(公告)号:US20210020832A1
公开(公告)日:2021-01-21
申请号:US17064606
申请日:2020-10-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ching-Wen Hung , Yu-Ping Wang
Abstract: A method for fabricating semiconductor device includes the steps of first providing a substrate having a magnetic tunnel junction (MTJ) region and an edge region, forming an first inter-metal dielectric (IMD) layer on the substrate, and then forming a first MTJ and a second MTJ on the first IMD layer, in which the first MTJ is disposed on the MTJ region while the second MTJ is disposed on the edge region. Next, a second IMD layer is formed on the first MTJ and the second MTJ.
-
公开(公告)号:US10727397B1
公开(公告)日:2020-07-28
申请号:US16261524
申请日:2019-01-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Yi-Wei Tseng , Meng-Jun Wang , Chen-Yi Weng , Chin-Yang Hsieh , Jing-Yin Jhang , Yu-Ping Wang , Chien-Ting Lin , Ying-Cheng Liu , Yi-An Shih , Yi-Hui Lee , I-Ming Tseng
Abstract: A magneto-resistive random access memory (MRAM) cell includes a substrate having a dielectric layer disposed thereon, a conductive via disposed in the dielectric layer, and a cylindrical stack disposed on the conductive via. The cylindrical stack includes a bottom electrode, a magnetic tunneling junction (MTJ) layer on the bottom electrode, and a top electrode on the MTJ layer. A spacer layer is disposed on a sidewall of the cylindrical stack. The top electrode protrudes from a top surface of the spacer layer.
-
公开(公告)号:US10608045B2
公开(公告)日:2020-03-31
申请号:US16297698
申请日:2019-03-10
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ching-Wen Hung , Yu-Ping Wang
IPC: H01L27/22 , H01L23/522 , H01L43/02 , H01L23/528 , H01L43/08 , H01L43/12 , H01F10/32 , H01F41/34 , G11C11/16
Abstract: A semiconductor device and method of forming the same, the semiconductor device includes a substrate, first plug, a magnetoresistive random access memory (MRAM) structure, a spacer layer, a seal layer and a first conductive pattern. The substrate has a first region and a second region, and the first plug is disposed on a dielectric layer disposed on the substrate, within the first region. The MRAM structure is disposed in the dielectric layer and electrically connected to the first plug. The spacer layer is disposed both within the first region and the second region, to cover the MRAM structure. The seal layer is disposed on the MRAM structure and the first plug, only within the first region. The first conductive pattern penetrates through the seal layer to electrically connect the MRAM structure.
-
公开(公告)号:US10566520B2
公开(公告)日:2020-02-18
申请号:US16029641
申请日:2018-07-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chung-Liang Chu , Jian-Cheng Chen , Yu-Ping Wang , Yu-Ruei Chen
Abstract: A semiconductor device includes a substrate having an array region defined thereon, a ring of magnetic tunneling junction (MTJ) region surrounding the array region, a gap between the array region and the ring of MTJ region, and metal interconnect patterns overlapping part of the ring of MTJ region. Preferably, the ring of MTJ region further includes a first MTJ region and a second MTJ region extending along a first direction and a third MTJ region and a fourth MTJ region extending along a second direction.
-
公开(公告)号:US10529920B1
公开(公告)日:2020-01-07
申请号:US16056551
申请日:2018-08-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ya-Sheng Feng , Hung-Chan Lin , Yu-Ping Wang , Yu-Chun Chen , Chiu-Jung Chiu
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first inter-metal dielectric (IMD) layer on a substrate; forming a magnetic tunneling junction (MTJ) on the first IMD layer; forming a liner on the MTJ and the first IMD layer; removing part of the liner to form a spacer adjacent to the MTJ; and forming a second IMD layer on the first IMD layer.
-
公开(公告)号:US09524967B1
公开(公告)日:2016-12-20
申请号:US15046458
申请日:2016-02-18
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hao-Yeh Liu , Chien-Ming Lai , Yu-Ping Wang , Mon-Sen Lin , Ya-Huei Tsai , Ching-Hsiang Chiu
IPC: H01L27/088 , H01L27/092 , H01L21/8234
CPC classification number: H01L27/088 , H01L21/82345 , H01L21/823842 , H01L27/092
Abstract: A semiconductor device and a method of forming the same, the semiconductor device include a substrate, and a first transistor, a second transistor and a third transistor all disposed on the substrate. The first transistor includes a first channel, and a first barrier layer and a first work function layer stacked with each other on the first channel. The second transistor includes a second channel, and a second barrier layer and a second work function layer stacked with each other. The third transistor includes a third channel and a third barrier layer and a third work function layer stacked with each other on the third channel, wherein the first barrier layer, the second barrier layer and the third barrier layer have different nitrogen ratio. The first, the second and the third transistors have different threshold voltages, respectively.
Abstract translation: 半导体器件及其形成方法,所述半导体器件包括基板,以及全部设置在所述基板上的第一晶体管,第二晶体管和第三晶体管。 第一晶体管包括第一通道,以及在第一通道上彼此堆叠的第一势垒层和第一功函数层。 第二晶体管包括第二通道,以及彼此堆叠的第二阻挡层和第二功能层。 第三晶体管包括在第三沟道上彼此堆叠的第三沟道和第三势垒层和第三功函数层,其中第一势垒层,第二阻挡层和第三势垒层具有不同的氮比。 第一,第二和第三晶体管分别具有不同的阈值电压。
-
公开(公告)号:US09412743B2
公开(公告)日:2016-08-09
申请号:US14526552
申请日:2014-10-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chien-Ming Lai , Chien-Chung Huang , Yu-Ting Tseng , Ya-Huei Tsai , Yu-Ping Wang
IPC: H01L27/092 , H01L21/28 , H01L21/8238 , H01L29/49 , H01L29/66 , H01L29/51 , H01L29/78
CPC classification number: H01L21/823437 , H01L21/28088 , H01L21/283 , H01L21/3211 , H01L21/32139 , H01L21/823842 , H01L27/092 , H01L27/0922 , H01L29/4966 , H01L29/513 , H01L29/517 , H01L29/66545 , H01L29/6656 , H01L29/6659 , H01L29/7843
Abstract: The present invention provides a complementary metal oxide semiconductor device, comprising a PMOS and an NMOS. The PMOS has a P type metal gate, which comprises a bottom barrier layer, a P work function metal (PWFM) layer, an N work function tuning (NWFT) layer, an N work function metal (NWFM) layer and a metal layer. The NMOS has an N type metal gate, which comprises the NWFT layer, the NWFM layer and the low-resistance layer. The present invention further provides a method of forming the same.
Abstract translation: 本发明提供一种互补金属氧化物半导体器件,其包括PMOS和NMOS。 PMOS具有P型金属栅极,其包括底部阻挡层,P功函数金属(PWFM)层,N功函数调整(NWFT)层,N功函数金属(NWFM)层和金属层。 NMOS具有N型金属栅极,其包括NWFT层,NWFM层和低电阻层。 本发明还提供一种形成该方法的方法。
-
-
-
-
-
-
-
-
-