-
公开(公告)号:US20220026552A1
公开(公告)日:2022-01-27
申请号:US17495769
申请日:2021-10-06
Applicant: MediaTek Inc.
Inventor: Yen-Ju Lu , Chih-Ming Hung , Wen-Chou Wu
IPC: G01S13/02 , H01Q15/14 , G01S7/03 , H01Q1/38 , H01Q1/32 , H01Q1/52 , G01S13/931 , H01Q1/22 , H01Q17/00 , H01L23/12 , H01L23/28 , H01Q1/24 , H05K1/02
Abstract: A radar module includes a printed circuit board (PCB) and a semiconductor package mounted on the PCB. The semiconductor package comprises an integrated circuit die and a substrate for electrically connecting the integrated circuit die to the PCB. The substrate comprises an antenna layer integrated into the semiconductor package and electrically connected to the integrated circuit die for at least one of transmitting and receiving radar signals. A discrete pattern-shaping device is mounted on the PCB and is configured to shape a radiation pattern of the radar signals.
-
公开(公告)号:US11169250B2
公开(公告)日:2021-11-09
申请号:US16143470
申请日:2018-09-27
Applicant: MEDIATEK INC.
Inventor: Yen-Ju Lu , Chih-Ming Hung , Wen-Chou Wu
IPC: G01S13/02 , H01Q15/14 , G01S7/03 , H01Q1/38 , H01Q1/32 , H01Q1/52 , G01S13/931 , H01Q1/22 , H01Q17/00 , H01L23/12 , H01L23/28 , H01Q1/24 , H05K1/02 , G01S7/02
Abstract: A radar module includes a printed circuit board (PCB) and a semiconductor package mounted on the PCB. The semiconductor package comprises an integrated circuit die and a substrate for electrically connecting the integrated circuit die to the PCB. The substrate comprises an antenna layer integrated into the semiconductor package and electrically connected to the integrated circuit die for at least one of transmitting and receiving radar signals. A discrete pattern-shaping device is mounted on the PCB and is configured to shape a radiation pattern of the radar signals.
-
公开(公告)号:US11050135B2
公开(公告)日:2021-06-29
申请号:US16884064
申请日:2020-05-27
Applicant: MEDIATEK INC.
Inventor: Yen-Ju Lu , Wen-Chou Wu
IPC: H01L23/34 , H01Q1/22 , H01Q1/48 , H01Q1/52 , H01Q21/12 , H01Q9/26 , H01Q21/06 , H01L23/28 , H01L23/528 , H01L23/64 , H01L23/66
Abstract: An Antenna-in-Package (AiP) includes an interface layer having at least an antenna layer and an insulating layer disposed under the antenna layer. The antenna layer includes a first antenna region and a second antenna region spaced apart from the first antenna region. An integrated circuit die is disposed on the interface layer. The integrated circuit die is interposed between the first antenna region and the second antenna region. The first antenna region includes a first antenna element, a second antenna element extending along a first direction, and a feeding network electrically connecting the first antenna element and the second antenna element to the integrated circuit die. The feeding network, the first antenna element, and the second antenna element are coplanar. A plurality of solder balls is disposed on a surface of the interface layer.
-
公开(公告)号:US10910323B2
公开(公告)日:2021-02-02
申请号:US16535019
申请日:2019-08-07
Applicant: MEDIATEK INC.
Inventor: Sheng-Mou Lin , Wen-Chou Wu , Hsing-Chih Liu
IPC: H01L23/552 , H01L23/31 , H01L23/00 , H01L25/18
Abstract: The present disclosure provides a semiconductor package including a bottom package having a substrate, a radio-frequency (RF) die and a system-on-a-chip (SoC) die arranged on the substrate in a side-by-side manner, a molding compound covering the RF die and the SoC die, and an interposer over the molding compound. Connection elements and a column of signal interference shielding elements are disposed on the substrate. The connection elements surround the SoC die. The column of signal interference shielding elements is interposed between the RF die and the SoC die. A top package is mounted on the interposer.
-
公开(公告)号:US10784206B2
公开(公告)日:2020-09-22
申请号:US16163614
申请日:2018-10-18
Applicant: MEDIATEK Inc.
Inventor: Wen-Sung Hsu , Tao Cheng , Nan-Cheng Chen , Che-Ya Chou , Wen-Chou Wu , Yen-Ju Lu , Chih-Ming Hung , Wei-Hsiu Hsu
IPC: H01L23/538 , H01L21/683 , H01Q9/04 , H01L23/498 , H01Q1/22 , H01L23/31 , H01L25/10 , H01L23/50 , H01Q21/06 , H01L23/00 , H01L21/48 , H01L21/56 , H01L25/00 , H01L25/065 , H01L25/16 , H01L23/66 , H01L23/14
Abstract: A semiconductor package includes a first substrate, a first layer structure, a second layer structure and a first antenna layer. The first antenna layer is formed on at least one of the first layer structure and the second layer structure. The first layer structure is formed between the first substrate and the second layer structure.
-
公开(公告)号:US20200051925A1
公开(公告)日:2020-02-13
申请号:US16526632
申请日:2019-07-30
Applicant: MediaTek Inc.
Inventor: Yi-Chieh Lin , Sheng-Mou Lin , Wen-Chou Wu
IPC: H01L23/552 , H01L23/498 , H05K1/18 , H05K1/11 , H05K1/02
Abstract: A semiconductor device includes a first layer structure, a first layer structure, a second layer structure and a passive electronic component. The second layer structure is disposed below the first layer structure and coupled to a ground. The conductive structure is coupled to the first layer structure. The conductive structure is installed vertically between the first layer structure and the second layer structure, and is coupled to a first pad of the second layer structure. The passive electronic component comprises a first terminal coupled to the first pad of the second layer structure and a second terminal coupled to a second pad of the second layer structure. The conductive structure and the passive electronic component are connected in series between the first layer structure and the ground to form a conductive path for conducting at least one electromagnetic interference signal to the ground.
-
公开(公告)号:US20190131690A1
公开(公告)日:2019-05-02
申请号:US16145108
申请日:2018-09-27
Applicant: MEDIATEK INC.
Inventor: Yen-Ju Lu , Wen-Chou Wu
IPC: H01Q1/22 , H01L23/64 , H01L23/66 , H01L23/28 , H01L23/528
Abstract: An Antenna-in-Package (AiP) includes an interface layer, an integrated circuit die disposed on the interface layer, a molding compound disposed on the interface layer and encapsulating the integrated circuit die, and a plurality of solder balls disposed on a bottom surface of the interface layer. The interface layer includes an antenna layer, and an insulating layer between the antenna layer and the ground reflector layer. The antenna layer includes a first antenna region and a second antenna region spaced apart from the first antenna region. The integrated circuit die is interposed between the first antenna region and the second antenna region. The first antenna region is disposed adjacent to a first edge of the integrated circuit die, and the second antenna region is disposed adjacent to a second edge of the integrated circuit die, which is opposite to the first edge.
-
公开(公告)号:US20180358685A1
公开(公告)日:2018-12-13
申请号:US15974700
申请日:2018-05-09
Applicant: MEDIATEK INC.
Inventor: Fu-Yi Han , Che-Ya Chou , Che-Hung Kuo , Wen-Chou Wu , Nan-Cheng Chen
IPC: H01Q1/22 , H01L23/498 , H01L23/538 , H01L23/00
CPC classification number: H01L23/66 , H01L2223/6616 , H01L2223/6677 , H01L2224/04105 , H01L2224/12105 , H01L2224/13144 , H01L2224/13147 , H01L2224/16227 , H01L2224/48227 , H01L2225/1023 , H01L2225/1035 , H01L2225/1058 , H01L2924/15192 , H01L2924/15311 , H01L2924/15321
Abstract: One embodiment of the present disclosure provides a semiconductor package including a bottom chip package having a first side and a second side opposing the first side, and a top antenna package mounted on the first side of the bottom chip package. The bottom chip package further includes a semiconductor chip. The semiconductor chip may include a RFIC chip. The top antenna package has at least one radiative antenna element.
-
公开(公告)号:US20180350751A1
公开(公告)日:2018-12-06
申请号:US15973541
申请日:2018-05-08
Applicant: MEDIATEK INC.
Inventor: Ruey-Bo Sun , Wen-Chou Wu
IPC: H01L23/552 , H01L23/373 , H01L23/06 , H01L23/64 , H01L25/065
CPC classification number: H01L23/66 , H01L23/552 , H05K1/0203 , H05K1/0215 , H05K1/0216 , H05K7/20454 , H05K9/0032 , H05K2201/09972 , H05K2201/10371 , H05K2201/1056
Abstract: A microelectronic assembly includes a substrate and a first microelectronic component mounted on the substrate. The first microelectronic component includes a digital/analog IP block and a RF IP block. A shielding case is mounted on the substrate. The shielding case includes a plurality of sidewalls, one intermediate wall, and a lid. A thermal interface material (TIM) layer is situated between the lid and the first microelectronic component. A noise suppressing structure is interposed between the TIM layer and the first microelectronic component.
-
公开(公告)号:US20180248258A9
公开(公告)日:2018-08-30
申请号:US15685885
申请日:2017-08-24
Applicant: MediaTek Inc.
Inventor: Yen-Ju Lu , Yi-Chieh Lin , Wen-Chou Wu
CPC classification number: H01Q1/523 , H01L2223/6677 , H01L2224/04105 , H01L2224/12105 , H01Q1/2283 , H01Q1/38 , H01Q1/525 , H01Q5/30 , H01Q5/378 , H01Q21/062 , H01Q21/08 , H01Q21/24
Abstract: A Radio Frequency (RF) device may include a plurality of antennas and one or more conductive traces configured to trap a portion of energy transmitted from at least one of the plurality of antennas. The one or more conductive traces are sized and positioned such that undesired coupling between the plurality of antennas may be suppressed while maintaining performance parameters of at least one of the plurality of antennas. The plurality of antennas and the one or more conductive traces may be formed using a redistribution layer coupled to a chip embedded in a molding layer.
-
-
-
-
-
-
-
-
-