Automated design of on-chip capacitive structures for suppressing inductive noise
    41.
    发明授权
    Automated design of on-chip capacitive structures for suppressing inductive noise 失效
    用于抑制感应噪声的片上电容结构的自动设计

    公开(公告)号:US06327695B1

    公开(公告)日:2001-12-04

    申请号:US09451668

    申请日:1999-11-30

    IPC分类号: G06F1750

    CPC分类号: H01L21/76224 H01L21/763

    摘要: Disclosed is a network of on-chip capacitive structures for suppressing power supply inductive noise, methods for making, and systems for designing the on-chip capacitive structures. The network includes a plurality of dummy active regions that are dispersed throughout an integrated circuit design that has a plurality of active regions. The plurality of dummy active regions are separated from the plurality of active regions by at least a bloat distance. The network further includes a network of dummy polysilicon lines that are configured to overlie selected dummy active regions. The network of dummy polysilicon lines that overlie the selected dummy active regions function as dummy gates. In this embodiment, the selected dummy active regions and the dummy polysilicon lines that overlie the selected dummy active regions form the network of on-chip capacitive structures.

    摘要翻译: 公开了用于抑制电源感应噪声的片上电容结构网络,制造方法以及用于设计片上电容结构的系统。 网络包括分散在具有多个有源区域的集成电路设计中的多个虚拟有源区域。 多个虚拟有源区域与多个有源区域分开至少一个膨胀距离。 该网络还包括虚拟多晶硅线路网络,其被配置为覆盖所选择的虚拟有源区域。 覆盖所选择的虚拟有源区域的虚拟多晶硅线的网络用作虚拟栅极。 在本实施例中,所选择的虚拟有源区和覆盖所选择的虚拟有源区的虚拟多晶硅线形成片上电容结构的网络。

    Reliable aluminum interconnect via structures
    43.
    发明授权
    Reliable aluminum interconnect via structures 失效
    通过结构可靠的铝互连

    公开(公告)号:US06297557B1

    公开(公告)日:2001-10-02

    申请号:US09134070

    申请日:1998-08-13

    申请人: Subhas Bothra

    发明人: Subhas Bothra

    IPC分类号: H01L2348

    摘要: Disclosed is an aluminum filled via hole for use in a semiconductor interconnect structure. The aluminum filled via hole of the semiconductor interconnect structure includes a first patterned metallization layer lying over a first dielectric layer. A second dielectric layer overlying the first patterned metallization layer and the first dielectric layer. An aluminum filled via hole defined through the second dielectric layer and in contact with the first patterned metallization layer. The aluminum filled via hole has an electromigration barrier cap over a topmost portion of the aluminum filled via hole that is substantially level with the second dielectric layer. The electromigration barrier cap having a thickness of between about 500 angstroms and about 2,500 angstroms.

    摘要翻译: 公开了一种用于半导体互连结构的铝填充通孔。 半导体互连结构的铝填充通孔包括位于第一介电层上的第一图案化金属化层。 覆盖第一图案化金属化层和第一介电层的第二电介质层。 通过第二介电层限定并与第一图案化金属化层接触的铝填充通孔。 铝填充的通孔在铝填充的通孔的最上部具有与第二介电层基本平齐的电迁移阻挡帽。 电迁移阻挡盖的厚度介于约500埃至约2500埃之间。

    Apparatus for automated pillar layout
    44.
    发明授权
    Apparatus for automated pillar layout 有权
    自动柱布置设备

    公开(公告)号:US06226782B1

    公开(公告)日:2001-05-01

    申请号:US09304886

    申请日:1999-05-04

    IPC分类号: G06F1700

    摘要: Disclosed is an apparatus for generating mask data suitable to produce a support pillar mask used in air dielectric interconnect structures. The apparatus includes a mask data scanner configured to select features having an interconnect dimension from a first mask. The features having the interconnect dimension being defined to electrically interconnect devices distributed on a substrate. The apparatus further includes a mask data comparing engine for comparing mask data associated with an intermediate support pattern and mask data associated with the features having the interconnect dimension selected by the mask data scanner. The comparing being configured to identify a mask area where the intermediate support pattern and the features having the interconnect dimension overlap. Preferably, the identified mask area defines the location of a plurality of pillars.

    摘要翻译: 公开了一种用于产生适于产生用于空气电介质互连结构中的支撑柱掩模的掩模数据的装置。 该装置包括掩模数据扫描器,其被配置为从第一掩模中选择具有互连尺寸的特征。 具有互连尺寸的特征被限定为电连接分布在衬底上的器件。 该装置还包括掩模数据比较引擎,用于比较与中间支持模式相关联的掩模数据和与由掩模数据扫描器选择的具有互连尺寸的特征相关联的掩模数据。 比较被配置为识别中间支撑图案和具有互连尺寸的特征重叠的掩模区域。 优选地,所识别的掩模区域限定多个柱的位置。

    Method of using films having optimized optical properties for chemical mechanical polishing endpoint detection
    45.
    发明授权
    Method of using films having optimized optical properties for chemical mechanical polishing endpoint detection 有权
    使用具有优化光学性质的薄膜进行化学机械抛光终点检测的方法

    公开(公告)号:US06214734B1

    公开(公告)日:2001-04-10

    申请号:US09197377

    申请日:1998-11-20

    IPC分类号: H01L21302

    摘要: A method of using films having optimized optical properties for chemical mechanical polishing (CMP) endpoint detection. Specifically, one embodiment of the present invention includes a method for improving chemical mechanical polishing endpoint detection. The method comprises the step of depositing a dielectric layer over a reflectance stop layer. The reflectance stop layer is disposed above a component that is disposed on a semiconductor wafer. During a determination of the thickness of the dielectric layer using a reflected signal of light, the reflectance stop layer substantially reduces any light from reflecting off of the component. Therefore, the present invention provides a method and system that provides more accurate endpoint detection during a CMP process of semiconductor wafers. As a result of the present invention, an operator of a CMP machine knows precisely when to stop a CMP process of a semiconductor wafer. Furthermore, the present invention enables the operator of the CMP machine to know within a certain accuracy the film (e.g., dielectric layer) thickness remaining after the CMP process of the semiconductor wafer. Moreover, the present invention essentially eliminates excessive chemical mechanical polishing of the semiconductor wafer. As such, not as much dielectric material needs to be deposited on the wafer in order to compensate for excessive chemical mechanical polishing of the semiconductor wafer. Therefore, the present invention is able to reduce fabrication costs of semiconductor wafers.

    摘要翻译: 使用具有优化的光学性质的膜用于化学机械抛光(CMP)端点检测的方法。 具体地,本发明的一个实施方案包括用于改进化学机械抛光终点检测的方法。 该方法包括在反射停止层上沉积介电层的步骤。 反射阻挡层设置在配置在半导体晶片上的部件的上方。 在使用光的反射信号确定介电层的厚度期间,反射率停止层基本上减少了从组件反射的任何光。 因此,本发明提供了一种在半导体晶片的CMP工艺期间提供更准确的端点检测的方法和系统。 作为本发明的结果,CMP机器的操作者精确地知道何时停止半导体晶片的CMP工艺。 此外,本发明使得CMP机器的操作者能够在半导体晶片的CMP处理之后以一定的精度了解剩余的膜(例如介电层)的厚度。 此外,本发明基本上消除了半导体晶片的过度的化学机械抛光。 因此,为了补偿半导体晶片的过度的化学机械抛光,不需要在晶片上沉积太多的介电材料。 因此,本发明能够降低半导体晶片的制造成本。

    Electromigration impeding composite metallization lines and methods for making the same
    46.
    发明授权
    Electromigration impeding composite metallization lines and methods for making the same 失效
    电迁移阻碍复合金属化生产线及其制造方法

    公开(公告)号:US06191481B1

    公开(公告)日:2001-02-20

    申请号:US09215099

    申请日:1998-12-18

    IPC分类号: H01L2348

    摘要: Disclosed is a semiconductor integrated circuit device having a plurality of metallization levels of patterned metallization lines that are resistant to electromigration voiding, and methods for making the electromigration void resistant metallization lines. The semiconductor integrated circuit device includes a metallization line having a first end and a second end. Oxide feature regions are defined in the metallization line, and the oxide feature regions are arranged along the metallization line between the first end and the second end. Each one of the oxide feature regions are configured to be separated from a previous oxide feature region by about a Blech length or less, and each of the oxide feature regions are configured to define a region of increased metallization atom concentration and a corresponding increased back-flow force. The oxide feature regions therefore define a composite metallization interconnect line, which is well configured to retard electromigration voiding.

    摘要翻译: 本发明公开了一种半导体集成电路器件,其具有耐电迁移排空的图案化金属化线的多个金属化水平,以及用于制造电迁移空隙的金属化线的方法。 半导体集成电路器件包括具有第一端和第二端的金属化线。 氧化物特征区域被限定在金属化线中,并且氧化物特征区域沿着第一端和第二端之间的金属化线布置。 氧化物特征区域中的每一个被配置为与先前的氧化物特征区域分开大约Blech长度或更小,并且每个氧化物特征区域被配置为限定增加的金属化原子浓度的区域和相应的增加的反向 流动力。 因此,氧化物特征区域限定复合金属化互连线,其良好构造以延迟电迁移排空。

    Method for preventing electrochemical erosion of interconnect structures
    47.
    发明授权
    Method for preventing electrochemical erosion of interconnect structures 失效
    防止互连结构电化学腐蚀的方法

    公开(公告)号:US6153531A

    公开(公告)日:2000-11-28

    申请号:US995679

    申请日:1997-12-22

    IPC分类号: H01L21/768 H01L21/302

    CPC分类号: H01L21/76888

    摘要: Disclosed is a method for fabricating reliable interconnect structures on a semiconductor substrate that has at least a first dielectric layer, a first patterned metallization layer, a second dielectric layer over the first patterned metallization layer, and a plurality of tungsten plugs formed in the second dielectric layer. The method includes patterning a second metallization layer that overlies the second dielectric layer and the plurality of tungsten plugs, such that the patterning leaves at least one of the plurality of tungsten plugs not completely covered by the second metallization layer. Submersing the semiconductor substrate into a dilute nitric acid solution until a passivating tungsten oxide is formed over a portion of the at least one of the plurality of tungsten plugs that is not completely covered by the second metallization layer. The method further includes submersing the semiconductor substrate into a basic cleaning solution, and the passivating tungsten oxide is configured to prevent the at least one of the plurality of tungsten plugs from eroding in the basic cleaning solution. Preferably, the dilute nitric acid solution is adjusted to have a pH level of between about 1.5 and about 3 so that the passivating tungsten oxide becomes insoluble.

    摘要翻译: 公开了一种用于在半导体衬底上制造可靠的互连结构的方法,其具有至少第一介电层,第一图案化金属化层,在第一图案化金属化层上的第二电介质层,以及形成在第二电介质中的多个钨塞 层。 该方法包括图案化覆盖第二介电层和多个钨塞的第二金属化层,使得图案化使多个钨插塞中的至少一个未被第二金属化层完全覆盖。 将半导体衬底浸入稀硝酸溶液中,直到在多个钨插塞中的至少一个钨塞未被第二金属化层完全覆盖的部分上形成钝化氧化钨。 该方法还包括将半导体衬底浸入基本清洁溶液中,并且钝化氧化钨被配置为防止多个钨塞中的至少一个在基本清洁溶液中侵蚀。 优选地,将稀硝酸溶液调节至pH值在约1.5至约3之间,以使钝化氧化钨变得不溶。

    Process for making self-aligned conductive via structures
    48.
    发明授权
    Process for making self-aligned conductive via structures 失效
    制造自对准导电通孔结构的工艺

    公开(公告)号:US6133635A

    公开(公告)日:2000-10-17

    申请号:US884795

    申请日:1997-06-30

    摘要: Disclosed is a process for making a self-aligning conductive via structure in a semiconductor device. The process includes forming a first interconnect metallization layer over an oxide layer. Forming an etch stop layer over the first interconnect metallization layer. Forming a conductive via metallization layer over the etch stop layer. Forming a hard mask layer over the conductive via metallization layer. The process further includes producing a conductive via and an interconnect line, where the conductive via is formed from a portion of the conductive via metallization layer, and the interconnect line is formed from a portion of the first interconnect metallization layer. The conductive via is substantially aligned with the underlying interconnect line.

    摘要翻译: 公开了一种在半导体器件中制造自对准导电通孔结构的方法。 该工艺包括在氧化物层上形成第一互连金属化层。 在第一互连金属化层上形成蚀刻停止层。 在蚀刻停止层上形成导电通孔金属化层。 在导电通孔金属化层上形成硬掩模层。 该方法还包括制造导电通孔和互连线,其中导电通孔由导电通孔金属化层的一部分形成,并且互连线由第一互连金属化层的一部分形成。 导电通孔基本上与下面的互连线对准。

    Micro-electromechanical system and voltage shifter, method of
synchronizing an electronic system and a micromechanical system of a
micro-electromechanical system
    49.
    发明授权
    Micro-electromechanical system and voltage shifter, method of synchronizing an electronic system and a micromechanical system of a micro-electromechanical system 有权
    微机电系统和电压转换器,电子系统的同步方法和微机电系统的微机械系统

    公开(公告)号:US6127811A

    公开(公告)日:2000-10-03

    申请号:US228707

    申请日:1999-01-12

    摘要: The present invention includes a micro-electromechanical system and voltage shifter, method of synchronizing an electronic system and a micromechanical system of a micro-electromechanical system. According to one aspect, the present invention provides a micro-electromechanical system voltage shifter including at least one node; a capacitor including plural opposing conductive plates; a micromechanical system configured to vary the capacitance of the capacitor; an electrical system configured to selectively couple the capacitor and the at least one node; and a mixer configured to output a product signal to synchronize the micromechanical system and the electrical system. Another aspect provides a method of synchronizing an electronic system and a micromechanical system of a micro-electromechanical system voltage shifter, the method including providing a capacitor and at least one node; varying the capacitance of the capacitor using a micromechanical system; selectively coupling the capacitor with the at least one node using an electrical system to one of charge the capacitor and provide sampling of the voltage of the capacitor; and synchronizing the electrical system and the micromechanical system.

    摘要翻译: 本发明包括微机电系统和电压转换器,电子系统的同步方法和微机电系统的微机械系统。 根据一个方面,本发明提供了一种包括至少一个节点的微机电系统电压转换器; 电容器,包括多个相对的导电板; 配置为改变电容器的电容的微机械系统; 电系统,被配置为选择性地耦合所述电容器和所述至少一个节点; 以及配置成输出产品信号以使微机械系统和电气系统同步的混合器。 另一方面提供了一种同步电子系统和微机电系统电压转换器的微机械系统的方法,该方法包括提供电容器和至少一个节点; 使用微机械系统改变电容器的电容; 使用电气系统将所述电容器与所述至少一个节点选择性耦合到对所述电容器进行充电之一并且提供所述电容器的电压的采样; 并使电气系统和微机械系统同步。

    Method for making reliable interconnect structures
    50.
    发明授权
    Method for making reliable interconnect structures 失效
    制造可靠互连结构的方法

    公开(公告)号:US6093658A

    公开(公告)日:2000-07-25

    申请号:US995651

    申请日:1997-12-22

    摘要: Disclosed is a method for making reliable interconnect structures on a semiconductor wafer having a first dielectric layer. The method includes plasma patterning a first metallization layer over the first dielectric layer. Forming a second dielectric layer over the first metallization layer and the first dielectric layer. Forming a plurality of tungsten plugs in the second dielectric layer, such that each of the plurality of tungsten plugs are in electrical contact with the first metallization layer. Plasma patterning a second metallization layer over the second dielectric layer and the plurality of tungsten plugs, such that at least a gap over at least one of the tungsten plugs is not covered by the second metallization layer and a positive charge is built-up on at least part of the second metallization layer. The method further includes exposing the semiconductor wafer to an electron dose that is configured to neutralize the positive charge that is built-up on the at least part of the second metallization layer. The neutralizing is thus configured to substantially prevent tungsten plug erosion.

    摘要翻译: 公开了一种在具有第一介电层的半导体晶片上制造可靠的互连结构的方法。 该方法包括在第一介电层上的等离子体图案化第一金属化层。 在第一金属化层和第一介电层上形成第二电介质层。 在第二电介质层中形成多个钨塞,使得多个钨塞中的每一个与第一金属化层电接触。 等离子体在第二电介质层和多个钨插塞上构图第二金属化层,使得至少一个钨插塞上的至少一个间隙不被第二金属化层覆盖,并且正电荷在 第二金属化层的最少部分。 该方法还包括将半导体晶片暴露于被配置为中和在第二金属化层的至少部分上积累的正电荷的电子剂量。 因此,中和被构造成基本上防止钨插塞侵蚀。