Cavity formation within and under semiconductor devices

    公开(公告)号:US11056382B2

    公开(公告)日:2021-07-06

    申请号:US15924444

    申请日:2018-03-19

    Abstract: Structures with a cavity beneath semiconductor devices and methods associated with forming such substrates. A first semiconductor layer is formed on a first side of a first handle wafer. A device structure is formed that is arranged at least in part in the first semiconductor layer. After forming the device structure, the first handle wafer is thinned from a second side of the first handle wafer opposite to the first side of the first handle wafer in order to form a second semiconductor layer from the first handle wafer. After thinning the first handle wafer, a cavity is formed in the second semiconductor layer. The cavity is arranged in the second semiconductor layer beneath the device structure. A second handle wafer is attached to the second semiconductor layer to close the cavity.

    ELECTRO-ABSORPTION MODULATORS WITH STACKED WAVEGUIDE TAPERS

    公开(公告)号:US20240085624A1

    公开(公告)日:2024-03-14

    申请号:US17944252

    申请日:2022-09-14

    CPC classification number: G02B6/1228 G02B6/13

    Abstract: Structures including an electro-absorption modulator and methods of forming such structures. The structure comprises a waveguide core including a first tapered section, a second tapered section, and a longitudinal axis. The first tapered section and the second tapered section are aligned along the longitudinal axis. The structure further comprises a first waveguide taper overlapping the first tapered section of the waveguide core, a second waveguide taper overlapping the second tapered section of the waveguide core, and a multiple-layer structure on the waveguide core between the first waveguide taper and the second waveguide taper.

    EDGE COUPLERS INTEGRATED WITH DUAL RING RESONATORS

    公开(公告)号:US20230244030A1

    公开(公告)日:2023-08-03

    申请号:US17588470

    申请日:2022-01-31

    CPC classification number: G02B6/12007 G02B6/13 G02B6/29338

    Abstract: Structures including an edge coupler and methods of fabricating a structure including an edge coupler. The structure includes an edge coupler having a longitudinal axis, a first ring resonator, and a second ring resonator. The first ring resonator has a first center point that is spaced from the longitudinal axis of the edge coupler by a first perpendicular distance. The second ring resonator has a second center point that is spaced from the longitudinal axis of the edge coupler by a second perpendicular distance.

    STRUCTURE INCLUDING RESISTOR NETWORK FOR BACK BIASING FET STACK

    公开(公告)号:US20230188131A1

    公开(公告)日:2023-06-15

    申请号:US17643567

    申请日:2021-12-09

    Abstract: A structure includes a field effect transistor (FET) stack including a plurality of transistors over a buried insulator layer. A polysilicon isolation region is in a substrate below the FET stack and the buried insulator layer. A resistor network is in the polysilicon isolation region, the resistor network having a different resistivity than the polysilicon isolation region. The resistor network may include a resistive wire having a first width and a resistive pad within the resistive wire under each FET in the FET stack. Each resistive pad has a second width larger than the first width of the resistive wire. A length of the resistive wire is different aside each resistive pad to adjust a threshold voltage of an adjacent FET in the FET stack to a predetermined value to compensate for non-linear voltage distribution between an input and an output of the FET stack.

    FIELD-EFFECT TRANSISTORS WITH A CRYSTALLINE BODY EMBEDDED IN A TRENCH ISOLATION REGION

    公开(公告)号:US20230154786A1

    公开(公告)日:2023-05-18

    申请号:US17527716

    申请日:2021-11-16

    CPC classification number: H01L21/76297 H01L21/02595

    Abstract: Structures for a field-effect transistor and methods of forming a structure for a field-effect transistor. The structure includes a semiconductor substrate having a first trench, and a trench isolation region positioned in the first trench. The trench isolation region contains a dielectric material, the trench isolation region includes a second trench surrounded by the dielectric material, and the trench isolation region includes openings that penetrate through the dielectric material. A semiconductor layer is positioned in the second trench of the trench isolation region. The semiconductor layer contains a single-crystal semiconductor material.

Patent Agency Ranking