METHOD FOR THE FORMATION OF FIN STRUCTURES FOR FINFET DEVICES
    42.
    发明申请
    METHOD FOR THE FORMATION OF FIN STRUCTURES FOR FINFET DEVICES 审中-公开
    用于形成FINFET器件的FIN结构的方法

    公开(公告)号:US20150126003A1

    公开(公告)日:2015-05-07

    申请号:US14596625

    申请日:2015-01-14

    Abstract: A SOI substrate layer formed of a silicon semiconductor material includes adjacent first and second regions. A portion of the silicon substrate layer in the second region is removed such that the second region retains a bottom portion made of the silicon semiconductor material. An epitaxial growth of a silicon-germanium semiconductor material is made on the bottom portion to produce a silicon-germanium region. The silicon region is patterned to define a first fin structure of a FinFET of a first (for example, n-channel) conductivity type. The silicon-germanium region is also patterned to define a second fin structure of a FinFET of a second (for example, p-channel) conductivity type.

    Abstract translation: 由硅半导体材料形成的SOI衬底层包括相邻的第一和第二区域。 去除第二区域中的硅衬底层的一部分,使得第二区域保持由硅半导体材料制成的底部。 硅 - 锗半导体材料的外延生长在底部制成以产生硅 - 锗区。 图案化硅区域以限定第一(例如,n沟道)导电类型的FinFET的第一鳍结构。 硅 - 锗区域也被图案化以限定第二(例如p沟道)导电类型的FinFET的第二鳍结构。

    METHOD FOR THE FORMATION OF CMOS TRANSISTORS
    44.
    发明申请
    METHOD FOR THE FORMATION OF CMOS TRANSISTORS 审中-公开
    CMOS晶体管的形成方法

    公开(公告)号:US20150093861A1

    公开(公告)日:2015-04-02

    申请号:US14042884

    申请日:2013-10-01

    CPC classification number: H01L21/84

    Abstract: An SOI substrate includes first and second active regions separated by STI structures and including gate stacks. A spacer layer conformally deposited over the first and second regions including the gate stacks is directionally etched to define sidewall spacers along the sides of the gate stacks. An oxide layer and nitride layer are then deposited. Using a mask, the nitride layer over the first active region is removed, and the mask and oxide layer are removed to expose the SOI substrate in the first active region. Raised source-drain structures are then epitaxially grown adjacent the gate stacks in the first active region and a protective nitride layer is deposited. The masking, nitride layer removal, and oxide layer removal steps are then repeated to expose the SOI in the second active region. Raised source-drain structures are then epitaxially grown adjacent the gate stacks in the second active region.

    Abstract translation: SOI衬底包括由STI结构分离并且包括栅叠层的第一和第二有源区。 在包括栅极堆叠的第一和第二区域上共形沉积的间隔层被定向蚀刻以沿着栅极堆叠的侧面限定侧壁间隔物。 然后沉积氧化物层和氮化物层。 使用掩模,去除第一有源区上的氮化物层,去除掩模和氧化物层以暴露第一有源区中的SOI衬底。 然后在第一有源区中与栅叠层相邻地外延生长凸起的源极 - 漏极结构,并且沉积保护性氮化物层。 然后重复掩模,氮化物层去除和氧化物层去除步骤以暴露第二有源区域中的SOI。 然后在第二活性区域中与栅叠层相邻地外延生长凸起的源极 - 漏极结构。

    METHOD FOR THE FORMATION OF FIN STRUCTURES FOR FINFET DEVICES
    45.
    发明申请
    METHOD FOR THE FORMATION OF FIN STRUCTURES FOR FINFET DEVICES 审中-公开
    用于形成FINFET器件的FIN结构的方法

    公开(公告)号:US20140353767A1

    公开(公告)日:2014-12-04

    申请号:US13906505

    申请日:2013-05-31

    Abstract: On a first semiconductor material substrate, an overlying sacrificial layer formed of a second semiconductor material is deposited. In a first region, a first semiconductor material region is formed over the sacrificial layer. In a second region, a second semiconductor material region is formed over the sacrificial layer. The first semiconductor material region is patterned to define a first FinFET fin. The second semiconductor material region is patterned to define a second FinFET fin. The fins are each covered with a cap and sidewall spacer. The sacrificial layer formed of the second semiconductor material is then selectively removed to form an opening below each of the first and second FinFET fins (with those fins being supported by the sidewall spacers). The openings below each of the fins are then filled with a dielectric material that serves to isolate the semiconductive materials of the fins from the substrate.

    Abstract translation: 在第一半导体材料基板上沉积由第二半导体材料形成的上覆牺牲层。 在第一区域中,在牺牲层上形成第一半导体材料区域。 在第二区域中,在牺牲层上形成第二半导体材料区域。 图案化第一半导体材料区域以限定第一FinFET鳍片。 图案化第二半导体材料区域以限定第二FinFET鳍片。 翅片各自被盖和侧壁间隔物覆盖。 然后选择性地去除由第二半导体材料形成的牺牲层,以在第一和第二FinFET鳍片下面形成开口(这些鳍片由侧壁间隔件支撑)。 然后每个翅片下面的开口填充有用于将鳍片的半导体材料与衬底隔离的介电材料。

    METHOD TO CO-INTEGRATE SiGe AND Si CHANNELS FOR FINFET DEVICES
    46.
    发明申请
    METHOD TO CO-INTEGRATE SiGe AND Si CHANNELS FOR FINFET DEVICES 有权
    用于融合FINFET器件的SiGe和Si沟道的方法

    公开(公告)号:US20140353760A1

    公开(公告)日:2014-12-04

    申请号:US13907613

    申请日:2013-05-31

    Abstract: A method for co-integrating finFETs of two semiconductor material types, e.g., Si and SiGe, on a bulk substrate is described. Fins for finFETs may be formed in an epitaxial layer of a first semiconductor type, and covered with an insulator. A portion of the fins may be removed to form voids in the insulator, and the voids may be filled by epitaxially growing a semiconductor material of a second type in the voids. The co-integrated finFETs may be formed at a same device level.

    Abstract translation: 描述了用于在体基板上将诸如Si和SiGe的两种半导体材料类型的finFET共集成的方法。 用于finFET的鳍可以形成在第一半导体类型的外延层中,并被绝缘体覆盖。 可以去除一部分翅片以在绝缘体中形成空隙,并且可以通过在空隙中外延生长第二类型的半导体材料来填充空隙。 共同集成的finFET可以形成在相同的器件级。

    METHOD FOR THE FORMATION OF NANO-SCALE ON-CHIP OPTICAL WAVEGUIDE STRUCTURES
    47.
    发明申请
    METHOD FOR THE FORMATION OF NANO-SCALE ON-CHIP OPTICAL WAVEGUIDE STRUCTURES 有权
    形成纳米片状光波导波长结构的方法

    公开(公告)号:US20140345517A1

    公开(公告)日:2014-11-27

    申请号:US13901298

    申请日:2013-05-23

    Inventor: Qing Liu

    Abstract: A strip of sacrificial semiconductor material is formed on top of a non-sacrificial semiconductor material substrate layer. A conformal layer of the non-sacrificial semiconductor material is epitaxially grown to cover the substrate layer and the strip of sacrificial semiconductor material. An etch is performed to selectively remove the strip of sacrificial semiconductor material and leave a hollow channel surrounded by the conformal layer and the substrate layer. Using an anneal, the conformal layer and the substrate layer are reflowed to produce an optical waveguide structure including the hollow channel.

    Abstract translation: 在非牺牲半导体材料衬底层的顶部上形成牺牲半导体材料条。 外延生长非牺牲半导体材料的保形层以覆盖基底层和牺牲半导体材料条。 执行蚀刻以选择性地去除牺牲半导体材料条并留下被保形层和基底层包围的中空通道。 使用退火,共形层和基底层被回流以产生包括中空通道的光波导结构。

    Memory device having multiple dielectric gate stacks with first and second dielectric layers and related methods
    50.
    发明授权
    Memory device having multiple dielectric gate stacks with first and second dielectric layers and related methods 有权
    具有具有第一和第二介电层的多个介电栅极堆叠的存储器件和相关方法

    公开(公告)号:US08860123B1

    公开(公告)日:2014-10-14

    申请号:US13852720

    申请日:2013-03-28

    Abstract: A memory device may include a semiconductor substrate, and a memory transistor in the semiconductor substrate. The memory transistor may include source and drain regions in the semiconductor substrate and a channel region therebetween, and a gate stack having a first dielectric layer over the channel region, a second dielectric layer over the first dielectric layer, a first diffusion barrier layer over the second dielectric layer, a first electrically conductive layer over the first diffusion barrier layer, a second diffusion barrier layer over the first electrically conductive layer, and a second electrically conductive layer over the second diffusion barrier layer. The first and second dielectric layers may include different dielectric materials, and the first diffusion barrier layer may be thinner than the second diffusion barrier layer.

    Abstract translation: 存储器件可以包括半导体衬底和半导体衬底中的存储晶体管。 存储晶体管可以包括半导体衬底中的源极和漏极区域以及它们之间的沟道区域,以及栅极堆叠,其在沟道区域上具有第一介电层,在第一介电层上方具有第二介电层,第一扩散阻挡层 第一介电层,第一扩散阻挡层上的第一导电层,第一导电层上的第二扩散阻挡层,以及第二扩散阻挡层上的第二导电层。 第一和第二电介质层可以包括不同的电介质材料,并且第一扩散阻挡层可以比第二扩散阻挡层薄。

Patent Agency Ranking