-
公开(公告)号:US10263099B2
公开(公告)日:2019-04-16
申请号:US15876606
申请日:2018-01-22
Inventor: Cheng Chi , Fee Li Lie , Chi-Chun Liu , Ruilong Xie
IPC: H01L29/66 , H01L21/8234 , H01L27/088 , H01L29/78 , H01L29/06 , H01L21/033 , H01L21/3105 , H01L21/3065 , H01L21/308 , H01L29/08 , H01L29/16 , H01L29/161 , H01L29/22 , H01L29/49 , H01L29/51
Abstract: A method for fabricating a semiconductor device comprises forming a first hardmask, a planarizing layer, and a second hardmask on a substrate. Removing portions of the second hardmask and forming alternating blocks of a first material and a second material over the second hardmask. The blocks of the second material are removed to expose portions of the planarizing layer. Exposed portions of the planarizing layer and the first hardmask are removed to expose portions of the first hardmask. Portions of the first hardmask and portions of the substrate are removed to form a first fin and a second fin. Portions of the substrate are removed to further increase the height of the first fin and substantially remove the second fin. A gate stack is formed over a channel region of the first fin.
-
公开(公告)号:US10249535B2
公开(公告)日:2019-04-02
申请号:US15433188
申请日:2017-02-15
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Daniel Chanemougame , Lars Liebmann , Nigel Cave
IPC: H01L21/8234 , H01L21/285 , H01L27/088 , H01L29/78
Abstract: A method of forming a logic or memory cell with less than or equal to 0 nm of TS extending past the active fins and the resulting device are provided. Embodiments include forming gates across pairs of fins on a substrate; forming pairs of RSD between the gates on the fins; forming a planar SAC cap on each of the gates; forming a metal layer over the substrate coplanar with the SACs; forming a TS structure in the metal layer over the fins, the TS structure formed over the pairs of RSD, each upper portion having a width equal to or less than an overall width of a pair of fins; forming spacers on opposite sides of the upper portions; removing the metal layer between adjacent spacers; forming an ILD over the substrate; and forming a CA on each upper portion and a CB on a gate through the ILD.
-
公开(公告)号:US20190096677A1
公开(公告)日:2019-03-28
申请号:US15712301
申请日:2017-09-22
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Hui Zang , Kangguo Cheng , Tenko Yamashita , Chun-Chen Yeh
IPC: H01L21/28 , H01L29/66 , H01L29/78 , H01L29/423 , H01L29/417
Abstract: One illustrative method disclosed includes selectively forming sacrificial conductive source/drain cap structures on and in contact with first and second source/drain contact structures positioned on opposite sides of a gate of a transistor and removing and replacing the spaced-apart sacrificial conductive source/drain cap structures with first and second separate, laterally spaced-apart insulating source/drain cap structures that are positioned on the first and second source/drain contact structures. The method also includes forming a gate contact opening that extends through a space between the insulating source/drain cap structures and through the gate cap so as to expose a portion of the gate structure and forming a conductive gate contact structure (CB) that is conductively coupled to the gate structure.
-
公开(公告)号:US10243074B2
公开(公告)日:2019-03-26
申请号:US15693938
申请日:2017-09-01
Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION , GLOBALFOUNDRIES, INC. , STMicroelectronics, Inc.
Inventor: Qing Liu , Ruilong Xie , Chun-chen Yeh
IPC: H01L21/02 , H01L29/66 , H01L29/78 , H01L21/306 , H01L21/324 , H01L29/417
Abstract: A method of fabricating features of a vertical transistor include performing a first etch process to form a first portion of a fin in a substrate; depositing a spacer material on sidewalls of the first portion of the fin; performing a second etch process using the spacer material as a pattern to elongate the fin and form a second portion of the fin in the substrate, the second portion having a width that is greater than the first portion; oxidizing a region of the second portion of the fin beneath the spacer material to form an oxidized channel region; and removing the oxidized channel region to form a vacuum channel.
-
公开(公告)号:US10243053B1
公开(公告)日:2019-03-26
申请号:US15876316
申请日:2018-01-22
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Andre Labonte , Chanro Park
IPC: H01L21/8234 , H01L27/088 , H01L29/45 , H01L29/417 , H01L21/28 , H01L23/528 , H01L29/78
Abstract: One illustrative IC product disclosed herein includes a gate structure for a transistor, a conductive source/drain contact structure and an insulating source/drain cap structure positioned above the conductive source/drain contact structure, wherein the insulating source/drain cap structure has a first notch formed therein. In one illustrative example, the product also includes a sidewall spacer that has a second notch in an upper portion of the sidewall spacer, wherein a first portion of the insulating source/drain cap structure is positioned in the second notch, and a conductive gate contact structure comprising first and second portions, the first portion of the conductive gate contact structure being positioned in the first notch and the second portion of the conductive gate contact structure being in contact with the gate structure.
-
公开(公告)号:US10236292B1
公开(公告)日:2019-03-19
申请号:US16156082
申请日:2018-10-10
Applicant: GLOBALFOUNDRIES INC.
Inventor: Julien Frougier , Ruilong Xie , Puneet H. Suvarna , Hiroaki Niimi , Steven J. Bentley , Ali Razavieh
IPC: H01L21/02 , H01L29/66 , H01L27/092 , H01L21/8238 , H01L21/285 , H01L21/768 , H01L29/45 , H01L29/786
Abstract: The present disclosure relates generally to wrap around contact formation in source/drain regions of a semiconductor device such as an integrated circuit (IC), and more particularly, to stacked IC structures containing complementary FETs (CFETs) having wrap around contacts and methods of forming the same. Disclosed is a stacked IC structure including a first FET on a substrate, a second FET vertically stacked above the first FET, a dielectric layer above the second FET, and a spacer layer between FETs, wherein each FET has an electrically isolated wrap-around contact formed therearound.
-
公开(公告)号:US10236291B2
公开(公告)日:2019-03-19
申请号:US15801023
申请日:2017-11-01
Applicant: GLOBALFOUNDRIES INC.
Inventor: Min Gyu Sung , Chanro Park , Hoon Kim , Ruilong Xie , Kwan-Yong Lim
IPC: H01L21/336 , H01L29/66 , H01L21/32 , H01L21/311 , H01L21/302 , H01L21/461 , H01L27/088 , H01L21/8234 , H01L21/3105 , H01L21/8238 , H01L21/84 , H01L29/78
Abstract: At least one method, apparatus and system are disclosed for forming a fin field effect transistor (finFET) having an oxide level in a fin array region within a predetermined height of the oxide level of a field region. A first oxide process is performed for controlling a first oxide recess level in a field region adjacent to a fin array region comprising a plurality of fins in a finFET device. The first oxide process comprises depositing an oxide layer over the field region and the fin array region and performing an oxide recess process to bring the oxide layer to the first oxide recess level in the field region. A second oxide process is performed for controlling a second oxide recess level in the fin array region. The second oxide process comprises isolating the fin array region, depositing oxide material, and performing an oxide recess process to bring the oxide level in the fin array region to the second oxide recess level. The first oxide recess level is within a predetermined height differential of the second oxide recess level.
-
公开(公告)号:US20190081145A1
公开(公告)日:2019-03-14
申请号:US15701678
申请日:2017-09-12
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Christopher M. Prindle , Nigel G. Cave , Mark V. Raymond
IPC: H01L29/417 , H01L21/8238 , H01L27/092 , H01L29/08 , H01L29/78 , H01L29/66
Abstract: A structure and method for forming sets of contact structures to source/drain regions of complimentary N-type field effect transistors (NFETs) and P-type field effect transistors (PFETs). The structure including a NFET structure including a first fin positioned on a substrate and a PFET structure including a second fin positioned on the substrate, wherein a source/drain region (S/D) of the first fin and a S/D of the second fin include non-uniform openings at an uppermost surface. A method of forming non-uniformly openings in the S/Ds of the complimentary NFETs and PFETs including forming mask on the PFET to protect the structure during formation of openings in the NFET S/D. A method of forming non-uniform openings in the S/D of the complimentary NFETs and PFETs including reducing the epitaxially growth of the NFET S/D to form an opening therein.
-
公开(公告)号:US20190056671A1
公开(公告)日:2019-02-21
申请号:US15681007
申请日:2017-08-18
Applicant: GLOBALFOUNDRIES INC.
Inventor: Lei Sun , John Zhang , Shao Beng Law , Guoxiang Ning , Xunyuan Zhang , Ruilong Xie
IPC: G03F7/20 , H01L21/768 , H01L23/522 , H01L23/528 , H01L23/532 , H01L23/544 , C23C14/22 , C23C16/455
Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to overlay mark structures and methods of manufacture. The method includes: forming an overlay mark within a layer of a stack of layers; increasing a density of an upper layer of the stack of layers, above the layer, the increased density protecting the overlay mark; and polishing the upper layer or one or more layers above the upper layer of the stack of layers.
-
60.
公开(公告)号:US20190051659A1
公开(公告)日:2019-02-14
申请号:US15673548
申请日:2017-08-10
Applicant: GLOBALFOUNDRIES INC.
Inventor: Ruilong Xie , Chun-Chen Yeh , Tenko Yamashita , Kangguo Cheng
IPC: H01L27/11556 , H01L27/11526
Abstract: The disclosure is directed to an integrated circuit structure and method of forming the same. The integrated circuit structure may include: a first device region including: a floating gate structure substantially surrounding a first fin that is over a substrate; a first bottom source/drain within the substrate, and beneath the first fin and the floating gate structure; a first top source/drain over the first fin and the floating gate structure; a first spacer substantially surrounding the first top source/drain and disposed over the floating gate structure; and a gate structure substantially surrounding and insulated from the floating gate structure, the gate structure being disposed over the substrate and having a height greater than a height of the floating gate.
-
-
-
-
-
-
-
-
-