CFET SRAM WITH BUTT CONNECTION ON ACTIVE AREA

    公开(公告)号:US20230345693A1

    公开(公告)日:2023-10-26

    申请号:US18163746

    申请日:2023-02-02

    IPC分类号: H10B10/00

    CPC分类号: H10B10/125

    摘要: An integrated circuit includes a plurality of SRAM cells. Each SRAM cell includes a first inverter having a first N-type transistor and a first P-type transistor stacked vertically in a first active region. The SRAM cell includes a second inverter cross-coupled with the first inverter and including a second N-type transistor and a second P-type transistor stacked vertically in a second active region. The SRAM cell includes a butt contact electrically connecting an output of the first inverter to an input of the second inverter. The butt contact is at least partially within a first active region.